board_enable.c 89.2 KB
Newer Older
1
/*
2
 * This file is part of the flashrom project.
3
 *
4 5
 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
6
 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
7
 * Copyright (C) 2007 Carl-Daniel Hailfinger
8
 *
9 10 11
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
12
 *
13 14 15 16 17 18 19 20
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
21 22 23 24 25 26
 */

/*
 * Contains the board specific flash enables.
 */

Carl-Daniel Hailfinger's avatar
Carl-Daniel Hailfinger committed
27
#include <strings.h>
28
#include <string.h>
29
#include <stdlib.h>
30
#include "flash.h"
31
#include "programmer.h"
32
#include "hwaccess.h"
33

34
#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen's avatar
Luc Verhaegen committed
35
/*
Uwe Hermann's avatar
Uwe Hermann committed
36
 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen's avatar
Luc Verhaegen committed
37 38
 */
/* Enter extended functions */
39
void w836xx_ext_enter(uint16_t port)
40
{
41 42
	OUTB(0x87, port);
	OUTB(0x87, port);
Luc Verhaegen's avatar
Luc Verhaegen committed
43
}
44

Luc Verhaegen's avatar
Luc Verhaegen committed
45
/* Leave extended functions */
46
void w836xx_ext_leave(uint16_t port)
Luc Verhaegen's avatar
Luc Verhaegen committed
47
{
48
	OUTB(0xAA, port);
Luc Verhaegen's avatar
Luc Verhaegen committed
49 50
}

51 52
/* Generic Super I/O helper functions */
uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen's avatar
Luc Verhaegen committed
53
{
54 55
	OUTB(reg, port);
	return INB(port + 1);
Luc Verhaegen's avatar
Luc Verhaegen committed
56 57
}

58
void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen's avatar
Luc Verhaegen committed
59
{
60 61
	OUTB(reg, port);
	OUTB(data, port + 1);
Luc Verhaegen's avatar
Luc Verhaegen committed
62 63
}

64
void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen's avatar
Luc Verhaegen committed
65
{
66
	uint8_t tmp;
Luc Verhaegen's avatar
Luc Verhaegen committed
67

68 69 70
	OUTB(reg, port);
	tmp = INB(port + 1) & ~mask;
	OUTB(tmp | (data & mask), port + 1);
71 72
}

73 74 75 76 77 78 79 80 81 82 83
/* Winbond W83697 documentation indicates that the index register has to be written for each access. */
void sio_mask_alzheimer(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
{
	uint8_t tmp;

	OUTB(reg, port);
	tmp = INB(port + 1) & ~mask;
	OUTB(reg, port);
	OUTB(tmp | (data & mask), port + 1);
}

84 85 86 87 88 89 90 91 92 93 94 95 96
/* Not used yet. */
#if 0
static int enable_flash_decode_superio(void)
{
	int ret;
	uint8_t tmp;

	switch (superio.vendor) {
	case SUPERIO_VENDOR_NONE:
		ret = -1;
		break;
	case SUPERIO_VENDOR_ITE:
		enter_conf_mode_ite(superio.port);
97
		/* Enable flash mapping. Works for most old ITE style Super I/O. */
98 99 100 101 102 103 104
		tmp = sio_read(superio.port, 0x24);
		tmp |= 0xfc;
		sio_write(superio.port, 0x24, tmp);
		exit_conf_mode_ite(superio.port);
		ret = 0;
		break;
	default:
105
		msg_pdbg("Unhandled Super I/O type!\n");
106 107 108 109 110 111 112
		ret = -1;
		break;
	}
	return ret;
}
#endif

113
/*
Michael Karcher's avatar
Michael Karcher committed
114 115
 * SMSC FDC37B787: Raise GPIO50
 */
116
static int fdc37b787_gpio50_raise(uint16_t port)
Michael Karcher's avatar
Michael Karcher committed
117 118 119 120 121 122
{
	uint8_t id, val;

	OUTB(0x55, port);	/* enter conf mode */
	id = sio_read(port, 0x20);
	if (id != 0x44) {
123
		msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
Michael Karcher's avatar
Michael Karcher committed
124 125 126 127 128 129 130 131 132
		OUTB(0xAA, port); /* leave conf mode */
		return -1;
	}

	sio_write(port, 0x07, 0x08);	/* Select Aux I/O subdevice */

	val = sio_read(port, 0xC8);	/* GP50 */
	if ((val & 0x1B) != 0x10)	/* output, no invert, GPIO */
	{
133
		msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
Michael Karcher's avatar
Michael Karcher committed
134 135 136 137 138 139 140 141 142 143
		OUTB(0xAA, port);
		return -1;
	}

	sio_mask(port, 0xF9, 0x01, 0x01);

	OUTB(0xAA, port);		/* Leave conf mode */
	return 0;
}

144 145 146
/*
 * Suited for:
 *  - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
Michael Karcher's avatar
Michael Karcher committed
147
 */
148
static int fdc37b787_gpio50_raise_3f0(void)
Michael Karcher's avatar
Michael Karcher committed
149
{
150
	return fdc37b787_gpio50_raise(0x3f0);
Michael Karcher's avatar
Michael Karcher committed
151 152
}

Michael Karcher's avatar
Michael Karcher committed
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
struct winbond_mux {
	uint8_t reg;		/* 0 if the corresponding pin is not muxed */
	uint8_t data;		/* reg/data/mask may be directly ... */
	uint8_t mask;		/* ... passed to sio_mask */
};

struct winbond_port {
	const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
	uint8_t ldn;		/* LDN this GPIO register is located in */
	uint8_t enable_bit;	/* bit in 0x30 of that LDN to enable 
	                           the GPIO port */
	uint8_t base;		/* base register in that LDN for the port */
};

struct winbond_chip {
	uint8_t device_id;	/* reg 0x20 of the expected w83626x */
	uint8_t gpio_port_count;
	const struct winbond_port *port;
};


#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}

enum winbond_id {
	WINBOND_W83627HF_ID = 0x52,
178
	WINBOND_W83627EHF_ID = 0x88,
Michael Karcher's avatar
Michael Karcher committed
179
	WINBOND_W83627THF_ID = 0x82,
180
	WINBOND_W83697HF_ID = 0x60,
Michael Karcher's avatar
Michael Karcher committed
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
};

static const struct winbond_mux w83627hf_port2_mux[8] = {
	{0x2A, 0x01, 0x01},	/* or MIDI */
	{0x2B, 0x80, 0x80},	/* or SPI */
	{0x2B, 0x40, 0x40},	/* or SPI */
	{0x2B, 0x20, 0x20},	/* or power LED */
	{0x2B, 0x10, 0x10},	/* or watchdog */
	{0x2B, 0x08, 0x08},	/* or infra red */
	{0x2B, 0x04, 0x04},	/* or infra red */
	{0x2B, 0x03, 0x03}	/* or IRQ1 input */
};

static const struct winbond_port w83627hf[3] = {
	UNIMPLEMENTED_PORT,
	{w83627hf_port2_mux, 0x08, 0, 0xF0},
197
	UNIMPLEMENTED_PORT,
Michael Karcher's avatar
Michael Karcher committed
198 199
};

200 201 202 203 204 205 206 207
static const struct winbond_mux w83627ehf_port2_mux[8] = {
	{0x29, 0x06, 0x02},	/* or MIDI */
	{0x29, 0x06, 0x02},
	{0x24, 0x02, 0x00},	/* or SPI ROM interface */
	{0x24, 0x02, 0x00},
	{0x2A, 0x01, 0x01},	/* or keyboard/mouse interface */
	{0x2A, 0x01, 0x01},
	{0x2A, 0x01, 0x01},
208
	{0x2A, 0x01, 0x01},
209 210 211 212 213 214 215 216
};

static const struct winbond_port w83627ehf[6] = {
	UNIMPLEMENTED_PORT,
	{w83627ehf_port2_mux, 0x09, 0, 0xE3},
	UNIMPLEMENTED_PORT,
	UNIMPLEMENTED_PORT,
	UNIMPLEMENTED_PORT,
217
	UNIMPLEMENTED_PORT,
218 219
};

Michael Karcher's avatar
Michael Karcher committed
220 221 222 223 224 225 226 227
static const struct winbond_mux w83627thf_port4_mux[8] = {
	{0x2D, 0x01, 0x01},	/* or watchdog or VID level strap */
	{0x2D, 0x02, 0x02},	/* or resume reset */
	{0x2D, 0x04, 0x04},	/* or S3 input */
	{0x2D, 0x08, 0x08},	/* or PSON# */
	{0x2D, 0x10, 0x10},	/* or PWROK */
	{0x2D, 0x20, 0x20},	/* or suspend LED */
	{0x2D, 0x40, 0x40},	/* or panel switch input */
228
	{0x2D, 0x80, 0x80},	/* or panel switch output */
Michael Karcher's avatar
Michael Karcher committed
229 230 231 232 233 234 235
};

static const struct winbond_port w83627thf[5] = {
	UNIMPLEMENTED_PORT,	/* GPIO1 */
	UNIMPLEMENTED_PORT,	/* GPIO2 */
	UNIMPLEMENTED_PORT,	/* GPIO3 */
	{w83627thf_port4_mux, 0x09, 1, 0xF4},
236
	UNIMPLEMENTED_PORT,	/* GPIO5 */
Michael Karcher's avatar
Michael Karcher committed
237 238 239 240
};

static const struct winbond_chip winbond_chips[] = {
	{WINBOND_W83627HF_ID,  ARRAY_SIZE(w83627hf),  w83627hf },
241
	{WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
Michael Karcher's avatar
Michael Karcher committed
242 243 244
	{WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
};

245 246 247 248 249 250
#define WINBOND_SUPERIO_PORT1	0x2e
#define WINBOND_SUPERIO_PORT2	0x4e

/* We don't really care about the hardware monitor, but it offers better (more specific) device ID info than
 * the simple device ID in the normal configuration registers.
 * Note: This function expects to be called while the Super I/O is in config mode.
251
 */
252
static uint8_t w836xx_deviceid_hwmon(uint16_t sio_port)
253
{
254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
	uint16_t hwmport;
	uint16_t hwm_vendorid;
	uint8_t hwm_deviceid;

	sio_write(sio_port, 0x07, 0x0b); /* Select LDN 0xb (HWM). */
	if ((sio_read(sio_port, 0x30) & (1 << 0)) != (1 << 0)) {
		msg_pinfo("W836xx hardware monitor disabled or does not exist.\n");
		return 0;
	}
	/* Get HWM base address (stored in LDN 0xb, index 0x60/0x61). */
	hwmport = sio_read(sio_port, 0x60) << 8;
	hwmport |= sio_read(sio_port, 0x61);
	/* HWM address register = HWM base address + 5. */
	hwmport += 5;
	msg_pdbg2("W836xx Hardware Monitor at port %04x\n", hwmport);
	/* FIXME: This busy check should happen before each HWM access. */
	if (INB(hwmport) & 0x80) {
		msg_pinfo("W836xx hardware monitor busy, ignoring it.\n");
		return 0;
	}
	/* Set HBACS=1. */
	sio_mask_alzheimer(hwmport, 0x4e, 0x80, 0x80);
	/* Read upper byte of vendor ID. */
	hwm_vendorid = sio_read(hwmport, 0x4f) << 8;
	/* Set HBACS=0. */
	sio_mask_alzheimer(hwmport, 0x4e, 0x00, 0x80);
	/* Read lower byte of vendor ID. */
	hwm_vendorid |= sio_read(hwmport, 0x4f);
	if (hwm_vendorid != 0x5ca3) {
		msg_pinfo("W836xx hardware monitor vendor ID weirdness: expected 0x5ca3, got %04x\n",
			  hwm_vendorid);
		return 0;
	}
	/* Set Bank=0. */
	sio_mask_alzheimer(hwmport, 0x4e, 0x00, 0x07);
	/* Read "chip" ID. We call this one the device ID. */
	hwm_deviceid = sio_read(hwmport, 0x58);
	return hwm_deviceid;
}
Michael Karcher's avatar
Michael Karcher committed
293

294 295
void probe_superio_winbond(void)
{
Carl-Daniel Hailfinger's avatar
Carl-Daniel Hailfinger committed
296
	struct superio s = {0};
297 298 299 300
	uint16_t winbond_ports[] = {WINBOND_SUPERIO_PORT1, WINBOND_SUPERIO_PORT2, 0};
	uint16_t *i = winbond_ports;
	uint8_t model;
	uint8_t tmp;
301

302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348
	s.vendor = SUPERIO_VENDOR_WINBOND;
	for (; *i; i++) {
		s.port = *i;
		/* If we're already in Super I/O config more, the W836xx enter sequence won't hurt. */
		w836xx_ext_enter(s.port);
		model = sio_read(s.port, 0x20);
		/* No response, no point leaving the config mode. */
		if (model == 0xff)
			continue;
		/* Try to leave config mode. If the ID register is still readable, it's not a Winbond chip. */
		w836xx_ext_leave(s.port);
		if (model == sio_read(s.port, 0x20)) {
			msg_pdbg("W836xx enter config mode worked or we were already in config mode. W836xx "
				 "leave config mode had no effect.\n");
			if (model == 0x87) {
				/* ITE IT8707F and IT8710F are special: They need the W837xx enter sequence,
				 * but they want the ITE exit sequence. Handle them here.
				 */
				tmp = sio_read(s.port, 0x21);
				switch (tmp) {
				case 0x07:
				case 0x10:
					s.vendor = SUPERIO_VENDOR_ITE;
					s.model = (0x87 << 8) | tmp ;
					msg_pdbg("Found ITE Super I/O, ID 0x%04hx on port "
						 "0x%x\n", s.model, s.port);
					register_superio(s);
					/* Exit ITE config mode. */
					exit_conf_mode_ite(s.port);
					/* Restore vendor for next loop iteration. */
					s.vendor = SUPERIO_VENDOR_WINBOND;
					continue;
				}
			}
			msg_pinfo("Active config mode, unknown reg 0x20 ID: %02x.\n", model);
			msg_pinfo("Please send the output of \"flashrom -V\" to \n"
				  "flashrom@flashrom.org with W836xx: your board name: flashrom -V\n"
				  "as the subject to help us finish support for your Super I/O. Thanks.\n");
			continue;
		} 
		/* The Super I/O reacts to W836xx enter and exit config mode, it's probably Winbond. */
		w836xx_ext_enter(s.port);
		s.model = sio_read(s.port, 0x20);
		switch (s.model) {
		case WINBOND_W83627HF_ID:
		case WINBOND_W83627EHF_ID:
		case WINBOND_W83627THF_ID:
349
			msg_pdbg("Found Winbond Super I/O, id 0x%02hx\n", s.model);
350 351 352 353 354 355 356 357
			register_superio(s);
			break;
		case WINBOND_W83697HF_ID:
			/* This code is extremely paranoid. */
			tmp = sio_read(s.port, 0x26) & 0x40;
			if (((tmp == 0x00) && (s.port != WINBOND_SUPERIO_PORT1)) ||
			    ((tmp == 0x40) && (s.port != WINBOND_SUPERIO_PORT2))) {
				msg_pdbg("Winbond Super I/O probe weirdness: Port mismatch for ID "
358
					 "0x%02x at port 0x%04x\n", s.model, s.port);
359 360 361 362 363 364 365 366 367
				break;
			}
			tmp = w836xx_deviceid_hwmon(s.port);
			/* FIXME: This might be too paranoid... */
			if (!tmp) {
				msg_pdbg("Probably not a Winbond Super I/O\n");
				break;
			}
			if (tmp != s.model) {
368 369
				msg_pinfo("W83 series hardware monitor device ID weirdness: expected 0x%02x, "
					  "got 0x%02x\n", WINBOND_W83697HF_ID, tmp);
370 371
				break;
			}
372
			msg_pinfo("Found Winbond Super I/O, id 0x%02hx\n", s.model);
373
			register_superio(s);
Michael Karcher's avatar
Michael Karcher committed
374 375
			break;
		}
376
		w836xx_ext_leave(s.port);
377
	}
378 379
	return;
}
380

381 382 383 384 385 386 387 388 389 390 391 392
static const struct winbond_chip *winbond_superio_chipdef(void)
{
	int i, j;

	for (i = 0; i < superio_count; i++) {
		if (superios[i].vendor != SUPERIO_VENDOR_WINBOND)
			continue;
		for (j = 0; j < ARRAY_SIZE(winbond_chips); j++)
			if (winbond_chips[j].device_id == superios[i].model)
				return &winbond_chips[j];
	}
	return NULL;
Michael Karcher's avatar
Michael Karcher committed
393 394
}

395 396 397 398 399
/*
 * The chipid parameter goes away as soon as we have Super I/O matching in the
 * board enable table. The call to winbond_superio_detect() goes away as
 * soon as we have generic Super I/O detection code.
 */
Michael Karcher's avatar
Michael Karcher committed
400 401 402
static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
                            int pin, int raise)
{
403 404
	const struct winbond_chip *chip = NULL;
	const struct winbond_port *gpio;
Michael Karcher's avatar
Michael Karcher committed
405 406 407
	int port = pin / 10;
	int bit = pin % 10;

408
	chip = winbond_superio_chipdef();
Michael Karcher's avatar
Michael Karcher committed
409 410 411 412
	if (!chip) {
		msg_perr("\nERROR: No supported Winbond Super I/O found\n");
		return -1;
	}
413 414 415 416 417
	if (chip->device_id != chipid) {
		msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
		         "expected %x\n", chip->device_id, chipid);
		return -1;
	}
Michael Karcher's avatar
Michael Karcher committed
418 419 420 421 422 423 424
	if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
		msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
		         pin);
		return -1;
	}

	gpio = &chip->port[port - 1];
Luc Verhaegen's avatar
Luc Verhaegen committed
425

Michael Karcher's avatar
Michael Karcher committed
426 427 428
	if (gpio->ldn == 0) {
		msg_perr("\nERROR: GPIO%d is not supported yet on this"
		          " winbond chip\n", port);
429 430 431
		return -1;
	}

Michael Karcher's avatar
Michael Karcher committed
432
	w836xx_ext_enter(base);
Luc Verhaegen's avatar
Luc Verhaegen committed
433

434
	/* Select logical device. */
Michael Karcher's avatar
Michael Karcher committed
435
	sio_write(base, 0x07, gpio->ldn);
436

Michael Karcher's avatar
Michael Karcher committed
437 438
	/* Activate logical device. */
	sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
439

440
	/* Select GPIO function of that pin. */
Michael Karcher's avatar
Michael Karcher committed
441 442 443 444
	if (gpio->mux && gpio->mux[bit].reg)
		sio_mask(base, gpio->mux[bit].reg,
		         gpio->mux[bit].data, gpio->mux[bit].mask);

445
	sio_mask(base, gpio->base + 0, 0, 1 << bit);	/* Make pin output */
Michael Karcher's avatar
Michael Karcher committed
446 447 448 449
	sio_mask(base, gpio->base + 2, 0, 1 << bit);	/* Clear inversion */
	sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);

	w836xx_ext_leave(base);
450 451 452 453

	return 0;
}

454
/*
Michael Karcher's avatar
Michael Karcher committed
455 456 457 458 459 460
 * Winbond W83627HF: Raise GPIO24.
 *
 * Suited for:
 *  - Agami Aruma
 *  - IWILL DK8-HTX
 */
461
static int w83627hf_gpio24_raise_2e(void)
462
{
Michael Karcher's avatar
Michael Karcher committed
463
	return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
464 465
}

466
/*
Joshua Roys's avatar
Joshua Roys committed
467 468 469 470 471
 * Winbond W83627HF: Raise GPIO25.
 *
 * Suited for:
 *  - MSI MS-6577
 */
472
static int w83627hf_gpio25_raise_2e(void)
Joshua Roys's avatar
Joshua Roys committed
473 474 475 476
{
	return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
}

477
/*
478
 * Winbond W83627EHF: Raise GPIO22.
479 480
 *
 * Suited for:
481
 *  - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
482
 */
483
static int w83627ehf_gpio22_raise_2e(void)
484
{
485
	return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 22, 1);
486 487
}

488
/*
Michael Karcher's avatar
Michael Karcher committed
489
 * Winbond W83627THF: Raise GPIO 44.
490 491
 *
 * Suited for:
492
 *  - MSI K8T Neo2-F
493
 */
494
static int w83627thf_gpio44_raise_2e(void)
495
{
Michael Karcher's avatar
Michael Karcher committed
496
	return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
497 498
}

499
/*
Michael Karcher's avatar
Michael Karcher committed
500 501 502 503 504
 * Winbond W83627THF: Raise GPIO 44.
 *
 * Suited for:
 *  - MSI K8N Neo3
 */
505
static int w83627thf_gpio44_raise_4e(void)
506
{
Michael Karcher's avatar
Michael Karcher committed
507
	return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
508
}
509

510
/*
David Borg's avatar
David Borg committed
511
 * Enable MEMW# and set ROM size to max.
512
 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
513
 */
514
static void w836xx_memw_enable(uint16_t port)
515
{
516 517
	w836xx_ext_enter(port);
	if (!(sio_read(port, 0x24) & 0x02)) {	/* Flash ROM enabled? */
518
		/* Enable MEMW# and set ROM size select to max. (4M). */
519
		sio_mask(port, 0x24, 0x28, 0x28);
520
	}
521
	w836xx_ext_leave(port);
522 523
}

524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
/**
 * Enable MEMW# and set ROM size to max.
 * Supported chips:
 * W83697HF/F/HG, W83697SF/UF/UG
 */
void w83697xx_memw_enable(uint16_t port)
{
	w836xx_ext_enter(port);
	if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
		if((sio_read(port, 0x2A) & 0xF0) == 0xF0) {

		/* CR24 Bits 7 & 2 must be set to 0 enable the flash ROM    */
		/* address segments 000E0000h ~ 000FFFFFh on W83697SF/UF/UG */
		/* These bits are reserved on W83697HF/F/HG 		    */
		/* Shouldn't be needed though.			   	    */

		/* CR28 Bit3 must be set to 1 to enable flash access to     */
		/* FFE80000h ~ FFEFFFFFh on W83697SF/UF/UG.		    */
		/* This bit is reserved on W83697HF/F/HG which default to 0 */
			sio_mask(port, 0x28, 0x08, 0x08);

			/* Enable MEMW# and set ROM size select to max. (4M)*/
			sio_mask(port, 0x24, 0x28, 0x38);

		} else {
Stefan Tauner's avatar
Stefan Tauner committed
549
			msg_pwarn("Warning: Flash interface in use by GPIO!\n");
550 551 552 553 554 555 556
		}
	} else {
		msg_pinfo("BIOS ROM is disabled\n");
 	}
 	w836xx_ext_leave(port);
}

557 558 559 560 561 562 563 564 565 566 567 568
/*
 * Suited for:
 *  - Biostar M7VIQ: VIA KM266 + VT8235
 */
static int w83697xx_memw_enable_2e(void)
{
	w83697xx_memw_enable(0x2E);

	return 0;
}


569
/*
570
 * Suited for:
571
 *  - DFI AD77: VIA KT400 + VT8235 + W83697HF
572 573 574 575 576
 *  - EPoX EP-8K5A2: VIA KT333 + VT8235
 *  - Albatron PM266A Pro: VIA P4M266A + VT8235
 *  - Shuttle AK31 (all versions): VIA KT266 + VT8233
 *  - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
 *  - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
577
 *  - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
578
 *  - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
579
 *  - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
580
 *  - ASRock K7S41: SiS 741 + SiS 963 + W83697HF
581
 *  - ASRock K7S41GX: SiS 741GX + SiS 963L + W83697HF
582
 */
583
static int w836xx_memw_enable_2e(void)
584
{
585
	w836xx_memw_enable(0x2E);
586

587
	return 0;
588 589
}

590
/*
591
 * Suited for:
592
 *  - Termtek TK-3370 (rev. 2.5b)
593
 */
594
static int w836xx_memw_enable_4e(void)
595 596 597 598 599 600
{
	w836xx_memw_enable(0x4E);

	return 0;
}

601
/*
602 603
 * Suited for all boards with ITE IT8705F.
 * The SIS950 Super I/O probably requires a similar flash write enable.
604
 */
605
int it8705f_write_enable(uint8_t port)
606
{
607 608 609
	uint8_t tmp;
	int ret = 0;

610
	enter_conf_mode_ite(port);
611 612 613 614
	tmp = sio_read(port, 0x24);
	/* Check if at least one flash segment is enabled. */
	if (tmp & 0xf0) {
		/* The IT8705F will respond to LPC cycles and translate them. */
615
		internal_buses_supported = BUS_PARALLEL;
616 617 618 619 620 621 622 623
		/* Flash ROM I/F Writes Enable */
		tmp |= 0x04;
		msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
		if (tmp & 0x02) {
			/* The data sheet contradicts itself about max size. */
			max_rom_decode.parallel = 1024 * 1024;
			msg_pinfo("IT8705F with very unusual settings. Please "
				  "send the output of \"flashrom -V\" to \n"
624 625 626
				  "flashrom@flashrom.org with "
				  "IT8705: your board name: flashrom -V\n"
				  "as the subject to help us finish "
627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
				  "support for your Super I/O. Thanks.\n");
			ret = 1;
		} else if (tmp & 0x08) {
			max_rom_decode.parallel = 512 * 1024;
		} else {
			max_rom_decode.parallel = 256 * 1024;
		}
		/* Safety checks. The data sheet is unclear here: Segments 1+3
		 * overlap, no segment seems to cover top - 1MB to top - 512kB.
		 * We assume that certain combinations make no sense.
		 */
		if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
		    (!(tmp & 0x10)) || /* 128 kB dis */
		    (!(tmp & 0x40))) { /*  256/512 kB dis */
			msg_perr("Inconsistent IT8705F decode size!\n");
			ret = 1;
		}
		if (sio_read(port, 0x25) != 0) {
			msg_perr("IT8705F flash data pins disabled!\n");
			ret = 1;
		}
		if (sio_read(port, 0x26) != 0) {
			msg_perr("IT8705F flash address pins 0-7 disabled!\n");
			ret = 1;
		}
		if (sio_read(port, 0x27) != 0) {
			msg_perr("IT8705F flash address pins 8-15 disabled!\n");
			ret = 1;
		}
		if ((sio_read(port, 0x29) & 0x10) != 0) {
			msg_perr("IT8705F flash write enable pin disabled!\n");
			ret = 1;
		}
		if ((sio_read(port, 0x29) & 0x08) != 0) {
			msg_perr("IT8705F flash chip select pin disabled!\n");
			ret = 1;
		}
		if ((sio_read(port, 0x29) & 0x04) != 0) {
			msg_perr("IT8705F flash read strobe pin disabled!\n");
			ret = 1;
		}
		if ((sio_read(port, 0x29) & 0x03) != 0) {
			msg_perr("IT8705F flash address pins 16-17 disabled!\n");
			/* Not really an error if you use flash chips smaller
			 * than 256 kByte, but such a configuration is unlikely.
			 */
			ret = 1;
		}
		msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
			max_rom_decode.parallel);
		if (ret) {
			msg_pinfo("Not enabling IT8705F flash write.\n");
		} else {
			sio_write(port, 0x24, tmp);
		}
	} else {
		msg_pdbg("No IT8705F flash segment enabled.\n");
		ret = 0;
	}
686 687
	exit_conf_mode_ite(port);

688
	return ret;
689
}
690

691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
/*
 * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS.
 * It uses the Winbond command sequence to enter extended configuration
 * mode and the ITE sequence to exit.
 *
 * Registers seems similar to the ones on ITE IT8710F.
 */
static int it8707f_write_enable(uint8_t port)
{
	uint8_t tmp;

	w836xx_ext_enter(port);

	/* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */
	tmp = sio_read(port, 0x23);
	tmp |= (1 << 3);
	sio_write(port, 0x23, tmp);

	/* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */
	tmp = sio_read(port, 0x24);
	tmp |= (1 << 2) | (1 << 3);
	sio_write(port, 0x24, tmp);

	/* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */
	tmp = sio_read(port, 0x23);
	tmp &= ~(1 << 3);
	sio_write(port, 0x23, tmp);

	exit_conf_mode_ite(port);

	return 0;
}

/*
 * Suited for:
 *  - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F
 */
static int it8707f_write_enable_2e(void)
{
	return it8707f_write_enable(0x2e);
}

Michael Karcher's avatar
Michael Karcher committed
733 734 735 736
#define PC87360_ID 0xE1
#define PC87364_ID 0xE4

static int pc8736x_gpio_set(uint8_t chipid, uint8_t gpio, int raise)
737
{
738 739 740 741 742
	static const int bankbase[] = {0, 4, 8, 10, 12};
	int gpio_bank = gpio / 8;
	int gpio_pin = gpio % 8;
	uint16_t baseport;
	uint8_t id, val;
743

744
	if (gpio_bank > 4) {
Michael Karcher's avatar
Michael Karcher committed
745
		msg_perr("PC8736x: Invalid GPIO %d\n", gpio);
746 747
		return -1;
	}
748

749
	id = sio_read(0x2E, 0x20);
Michael Karcher's avatar
Michael Karcher committed
750
	if (id != chipid) {
751 752
		msg_perr("PC8736x: unexpected ID %02x (expected %02x)\n",
			 id, chipid);
753 754
		return -1;
	}
755

756 757 758 759 760 761 762 763 764 765
	sio_write(0x2E, 0x07, 0x07);		/* Select GPIO device. */
	baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
	if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
		msg_perr("PC87360: invalid GPIO base address %04x\n",
			 baseport);
		return -1;
	}
	sio_mask (0x2E, 0x30, 0x01, 0x01);	/* Enable logical device. */
	sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
	sio_mask (0x2E, 0xF1, 0x01, 0x01);	/* Make pin output. */
766

767 768 769 770 771 772
	val = INB(baseport + bankbase[gpio_bank]);
	if (raise)
		val |= 1 << gpio_pin;
	else
		val &= ~(1 << gpio_pin);
	OUTB(val, baseport + bankbase[gpio_bank]);
773

774
	return 0;
775 776
}

777 778
/*
 * VIA VT823x: Set one of the GPIO pins.
779
 */
780
static int via_vt823x_gpio_set(uint8_t gpio, int raise)
781
{
782
	struct pci_dev *dev;
783
	uint16_t base;
David Bartley's avatar
David Bartley committed
784
	uint8_t val, bit, offset;
785

786 787 788
	dev = pci_dev_find_vendorclass(0x1106, 0x0601);
	switch (dev->device_id) {
	case 0x3177:	/* VT8235 */
Helge Wagner's avatar
Helge Wagner committed
789
	case 0x3227:	/* VT8237/VT8237R */
790 791 792
	case 0x3337:	/* VT8237A */
		break;
	default:
793
		msg_perr("\nERROR: VT823x ISA bridge not found.\n");
794 795 796
		return -1;
	}

Jon Harrison's avatar
Jon Harrison committed
797 798 799 800 801 802 803 804 805 806
	if ((gpio >= 12) && (gpio <= 15)) {
		/* GPIO12-15 -> output */
		val = pci_read_byte(dev, 0xE4);
		val |= 0x10;
		pci_write_byte(dev, 0xE4, val);
	} else if (gpio == 9) {
		/* GPIO9 -> Output */
		val = pci_read_byte(dev, 0xE4);
		val |= 0x20;
		pci_write_byte(dev, 0xE4, val);
David Bartley's avatar
David Bartley committed
807 808 809 810
	} else if (gpio == 5) {
		val = pci_read_byte(dev, 0xE4);
		val |= 0x01;
		pci_write_byte(dev, 0xE4, val);
Jon Harrison's avatar
Jon Harrison committed
811
	} else {
812
		msg_perr("\nERROR: "
813
			"VT823x GPIO%02d is not implemented.\n", gpio);
814
		return -1;
815 816
	}

817 818
	/* We need the I/O Base Address for this board's flash enable. */
	base = pci_read_word(dev, 0x88) & 0xff80;
819

David Bartley's avatar
David Bartley committed
820 821 822 823
	offset = 0x4C + gpio / 8;
	bit = 0x01 << (gpio % 8);

	val = INB(base + offset);
824 825 826 827
	if (raise)
		val |= bit;
	else
		val &= ~bit;
David Bartley's avatar
David Bartley committed
828
	OUTB(val, base + offset);
829 830

	return 0;
831 832
}

833 834 835
/*
 * Suited for:
 *  - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
836
 */
837
static int via_vt823x_gpio5_raise(void)
838
{
839 840
	/* On M2V-MX: GPO5 is connected to WP# and TBL#. */
	return via_vt823x_gpio_set(5, 1);
841 842
}

843 844 845
/*
 * Suited for:
 *  - VIA EPIA EK & N & NL
846
 */
847
static int via_vt823x_gpio9_raise(void)
848
{
849
	return via_vt823x_gpio_set(9, 1);
850 851
}

852 853 854
/*
 * Suited for:
 *  - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
855 856 857
 *
 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
 * lowered there.
Jon Harrison's avatar
Jon Harrison committed
858
 */
859
static int via_vt823x_gpio15_raise(void)
Jon Harrison's avatar
Jon Harrison committed
860
{
861
	return via_vt823x_gpio_set(15, 1);
Jon Harrison's avatar
Jon Harrison committed
862 863
}

864
/*
865 866
 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
 *
Luc Verhaegen's avatar
Luc Verhaegen committed
867
 * Suited for:
868 869
 *  - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
 *  - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
870
 */
871
static int board_msi_kt4v(void)
872
{
873 874 875
	int ret;

	ret = via_vt823x_gpio_set(12, 1);
876
	w836xx_memw_enable(0x2E);
877

878
	return ret;
879 880
}

881 882 883
/*
 * Suited for:
 *  - ASUS P5A
884 885 886 887 888
 *
 * This is rather nasty code, but there's no way to do this cleanly.
 * We're basically talking to some unknown device on SMBus, my guess
 * is that it is the Winbond W83781D that lives near the DIP BIOS.
 */
889
static int board_asus_p5a(void)
890 891 892 893 894 895
{
	uint8_t tmp;
	int i;

#define ASUSP5A_LOOP 5000

896 897
	OUTB(0x00, 0xE807);
	OUTB(0xEF, 0xE803);
898

899
	OUTB(0xFF, 0xE800);
900 901

	for (i = 0; i < ASUSP5A_LOOP; i++) {
902 903
		OUTB(0xE1, 0xFF);
		if (INB(0xE800) & 0x04)
904 905 906 907
			break;
	}

	if (i == ASUSP5A_LOOP) {
908
		msg_perr("Unable to contact device.\n");
909 910 911
		return -1;
	}

912 913
	OUTB(0x20, 0xE801);
	OUTB(0x20, 0xE1);
914

915
	OUTB(0xFF, 0xE802);
916 917

	for (i = 0; i < ASUSP5A_LOOP; i++) {
918
		tmp = INB(0xE800);
919 920 921 922 923
		if (tmp & 0x70)
			break;
	}

	if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
924
		msg_perr("Failed to read device.\n");
925 926 927
		return -1;
	}

928
	tmp = INB(0xE804);
929 930
	tmp &= ~0x02;

931 932
	OUTB(0x00, 0xE807);
	OUTB(0xEE, 0xE803);
933

934
	OUTB(tmp, 0xE804);
935

936 937
	OUTB(0xFF, 0xE800);
	OUTB(0xE1, 0xFF);
938

939 940
	OUTB(0x20, 0xE801);
	OUTB(0x20, 0xE1);
941

942
	OUTB(0xFF, 0xE802);
943 944

	for (i = 0; i < ASUSP5A_LOOP; i++) {
945
		tmp = INB(0xE800);
946 947 948 949 950
		if (tmp & 0x70)
			break;
	}

	if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
951
		msg_perr("Failed to write to device.\n");
952 953 954 955 956 957
		return -1;
	}

	return 0;
}

958 959 960
/*
 * Set GPIO lines in the Broadcom HT-1000 southbridge.
 *
961
 * It's not a Super I/O but it uses the same index/data port method.
962
 */
963
static int board_hp_dl145_g3_enable(void)
964 965 966 967 968 969 970 971
{
	/* GPIO 0 reg from PM regs */
	/* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
	sio_mask(0xcd6, 0x44, 0x24, 0x24);

	return 0;
}

972 973 974
/*
 * Set GPIO lines in the Broadcom HT-1000 southbridge.
 *
975
 * It's not a Super I/O but it uses the same index/data port method.
976 977 978 979 980 981 982 983 984 985
 */
static int board_hp_dl165_g6_enable(void)
{
	/* Variant of DL145, with slightly different pin placement. */
	sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
	sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */

	return 0;
}

986
static int board_ibm_x3455(void)
987
{
988
	/* Raise GPIO13. */
989
	sio_mask(0xcd6, 0x45, 0x20, 0x20);
990 991 992 993

	return 0;
}

994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
/*
 * Suited for:
 * - Elitegroup GeForce6100SM-M: NVIDIA MCP61 + ITE IT8726F
 */
static int board_ecs_geforce6100sm_m(void)
{
	struct pci_dev *dev;
	uint32_t tmp;

	dev = pci_dev_find(0x10DE, 0x03EB);     /* NVIDIA MCP61 SMBus. */
	if (!dev) {
		msg_perr("\nERROR: NVIDIA MCP61 SMBus not found.\n");
		return -1;
	}

	tmp = pci_read_byte(dev, 0xE0);
	tmp &= ~(1 << 3);
	pci_write_byte(dev, 0xE0, tmp);

	return 0;
}

1016
/*
1017
 * Very similar to AMD 8111 IO Hub.
1018
 */
1019
static int nvidia_mcp_gpio_set(int gpio, int raise)
1020
{
1021
	struct pci_dev *dev;
1022
	uint16_t base, devclass;
1023 1024
	uint8_t tmp;

1025
	if ((gpio < 0) || (gpio >= 0x40)) {
1026
		msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
1027 1028
		return -1;
	}
1029

Carl-Daniel Hailfinger's avatar
Carl-Daniel Hailfinger committed
1030
	/* Check for the ISA bridge first. */
1031
	dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
1032 1033 1034 1035
	switch (dev->device_id) {
	case 0x0030: /* CK804 */
	case 0x0050: /* MCP04 */
	case 0x0060: /* MCP2 */
1036
	case 0x00E0: /* CK8 */
1037
		break;
Michael Karcher's avatar
Michael Karcher committed
1038
	case 0x0260: /* MCP51 */
Michael Karcher's avatar
Michael Karcher committed
1039
	case 0x0261: /* MCP51 */
1040
	case 0x0360: /* MCP55 */
Michael Karcher's avatar
Michael Karcher committed
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
	case 0x0364: /* MCP55 */
		/* find SMBus controller on *this* southbridge */
		/* The infamous Tyan S2915-E has two south bridges; they are
		   easily told apart from each other by the class of the 
		   LPC bridge, but have the same SMBus bridge IDs */
		if (dev->func != 0) {
			msg_perr("MCP LPC bridge at unexpected function"
			         " number %d\n", dev->func);
			return -1;
		}

1052
#if PCI_LIB_VERSION >= 0x020200
Michael Karcher's avatar
Michael Karcher committed
1053
		dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
1054 1055 1056 1057 1058 1059 1060
#else
		/* pciutils/libpci before version 2.2 is too old to support
		 * PCI domains. Such old machines usually don't have domains
		 * besides domain 0, so this is not a problem.
		 */
		dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
#endif
Michael Karcher's avatar
Michael Karcher committed
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
		if (!dev) {
			msg_perr("MCP SMBus controller could not be found\n");
			return -1;
		}
		devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
		if (devclass != 0x0C05) {
			msg_perr("Unexpected device class %04x for SMBus"
			         " controller\n", devclass);
			return -1;
		}
1071
		break;
Michael Karcher's avatar
Michael Karcher committed
1072
	default:
1073
		msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
1074 1075 1076
		return -1;
	}

1077 1078 1079 1080 1081 1082 1083 1084 1085
	base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
	base += 0xC0;

	tmp = INB(base + gpio);
	tmp &= ~0x0F; /* null lower nibble */
	tmp |= 0x04; /* gpio -> output. */
	if (raise)
		tmp |= 0x01;
	OUTB(tmp, base + gpio);
1086

1087 1088 1089
	return 0;
}

1090 1091
/*
 * Suited for:
1092
 *  - ASUS A8M2N-LA (HP OEM "NodusM3-GL8E"): NVIDIA MCP51
1093
 *  - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
1094
 *  - ASUS M2NBP-VM CSM: NVIDIA MCP51
1095
 */
1096
static int nvidia_mcp_gpio0_raise(void)
1097 1098 1099 1100
{
	return nvidia_mcp_gpio_set(0x00, 1);
}

1101 1102 1103
/*
 * Suited for:
 *  - abit KN8 Ultra: NVIDIA CK804
1104
 */
1105
static int nvidia_mcp_gpio2_lower(void)
1106 1107 1108 1109
{
	return nvidia_mcp_gpio_set(0x02, 0);
}

1110 1111
/*
 * Suited for:
1112
 *  - Foxconn 6150K8MD-8EKRSH: Socket 939 + NVIDIA MCP51
1113 1114
 *  - MSI K8N Neo4: NVIDIA CK804. TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html.
 *  - MSI K8NGM2-L: NVIDIA MCP51
1115
 *  - MSI K9N SLI: NVIDIA MCP55
Luc Verhaegen's avatar
Luc Verhaegen committed
1116
 */
1117
static int nvidia_mcp_gpio2_raise(void)
Luc Verhaegen's avatar
Luc Verhaegen committed
1118 1119 1120 1121
{
	return nvidia_mcp_gpio_set(0x02, 1);
}

1122 1123
/*
 * Suited for:
1124
 *  - EPoX EP-8NPA7I: Socket 754 + NVIDIA nForce4 4X
1125 1126 1127 1128 1129 1130
 */
static int nvidia_mcp_gpio4_raise(void)
{
	return nvidia_mcp_gpio_set(0x04, 1);
}

1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
/*
 * Suited for:
 *  - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
 *
 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
 *           board. We can't tell the SMBus logical devices apart, but we
 *           can tell the LPC bridge functions apart.
 *           We need to choose the SMBus bridge next to the LPC bridge with
 *           ID 0x364 and the "LPC bridge" class.
 *        b) #TBL is hardwired on that board to a pull-down. It can be
 *           overridden by connecting the two solder points next to F2.
Michael Karcher's avatar
Michael Karcher committed
1142
 */
1143
static int nvidia_mcp_gpio5_raise(void)
Michael Karcher's avatar
Michael Karcher committed
1144 1145 1146 1147
{
	return nvidia_mcp_gpio_set(0x05, 1);
}

1148 1149 1150
/*
 * Suited for:
 *  - abit NF7-S: NVIDIA CK804
1151
 */
1152
static int nvidia_mcp_gpio8_raise(void)
1153 1154 1155 1156
{
	return nvidia_mcp_gpio_set(0x08, 1);
}

1157 1158
/*
 * Suited for:
1159
 *  - GIGABYTE GA-K8NS Pro-939: Socket 939 + NVIDIA nForce3  + CK8
1160 1161 1162 1163 1164 1165
 */
static int nvidia_mcp_gpio0a_raise(void)
{
	return nvidia_mcp_gpio_set(0x0a, 1);
}

1166 1167
/*
 * Suited for:
1168
 *  - MSI K8N Neo Platinum: Socket 754 + nForce3 Ultra + CK8
1169
 *  - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
1170
 */
1171
static int nvidia_mcp_gpio0c_raise(void)
1172 1173 1174 1175
{
	return nvidia_mcp_gpio_set(0x0c, 1);
}

1176 1177 1178
/*
 * Suited for:
 *  - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
1179 1180 1181 1182 1183 1184
 */
static int nvidia_mcp_gpio4_lower(void)
{
	return nvidia_mcp_gpio_set(0x04, 0);
}

1185 1186 1187
/*
 * Suited for:
 *  - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
1188
 */
1189
static int nvidia_mcp_gpio10_raise(void)
1190
{
1191 1192
	return nvidia_mcp_gpio_set(0x10, 1);
}
1193

1194 1195 1196
/*
 * Suited for:
 *  - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
1197
 */
1198
static int nvidia_mcp_gpio21_raise(void)
1199 1200
{
	return nvidia_mcp_gpio_set(0x21, 0x01);
1201 1202
}

1203 1204 1205
/*
 * Suited for:
 *  - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
1206
 */
1207
static int nvidia_mcp_gpio31_raise(void)
1208
{
1209
	return nvidia_mcp_gpio_set(0x31, 0x01);
1210
}
1211

1212 1213
/*
 * Suited for:
Michael Karcher's avatar
Michael Karcher committed
1214 1215
 *  - GIGABYTE GA-K8N51GMF: Socket 754 + Geforce 6100 + MCP51
 *  - GIGABYTE GA-K8N51GMF-9: Socket 939 + Geforce 6100 + MCP51
1216 1217 1218 1219 1220 1221
 */
static int nvidia_mcp_gpio3b_raise(void)
{
	return nvidia_mcp_gpio_set(0x3b, 1);
}

1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
/*
 * Suited for:
 *  - Sun Ultra 40 M2: Dual Socket F (1207) + MCP55
 */
static int board_sun_ultra_40_m2(void)
{
	int ret;
	uint8_t reg;
	uint16_t base;
	struct pci_dev *dev;

	ret = nvidia_mcp_gpio4_lower();
	if (ret)
		return ret;

	dev = pci_dev_find(0x10de, 0x0364); /* NVIDIA MCP55 LPC bridge */
	if (!dev) {
		msg_perr("\nERROR: NVIDIA MCP55 LPC bridge not found.\n");
		return -1;
	}

	base = pci_read_word(dev, 0xb4); /* some IO BAR? */
	if (!base)
		return -1;

	reg = INB(base + 0x4b);
	reg |= 0x10;
	OUTB(reg, base + 0x4b);

	return 0;
}

1254 1255 1256
/*
 * Suited for:
 *  - Artec Group DBE61 and DBE62
1257
 */
1258
static int board_artecgroup_dbe6x(void)
1259 1260
{
#define DBE6x_MSR_DIVIL_BALL_OPTS	0x51400015
1261 1262 1263
#define DBE6x_PRI_BOOT_LOC_SHIFT	2
#define DBE6x_BOOT_OP_LATCHED_SHIFT	8
#define DBE6x_SEC_BOOT_LOC_SHIFT	10
1264 1265 1266
#define DBE6x_PRI_BOOT_LOC		(3 << DBE6x_PRI_BOOT_LOC_SHIFT)
#define DBE6x_BOOT_OP_LATCHED		(3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
#define DBE6x_SEC_BOOT_LOC		(3 << DBE6x_SEC_BOOT_LOC_SHIFT)
1267 1268
#define DBE6x_BOOT_LOC_FLASH		2
#define DBE6x_BOOT_LOC_FWHUB		3
1269

1270
	msr_t msr;
1271 1272
	unsigned long boot_loc;

1273 1274
	/* Geode only has a single core */
	if (setup_cpu_msr(0))
1275 1276
		return -1;

1277
	msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
1278

1279
	if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
1280 1281 1282 1283 1284
	    (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
		boot_loc = DBE6x_BOOT_LOC_FWHUB;
	else
		boot_loc = DBE6x_BOOT_LOC_FLASH;

1285 1286
	msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
	msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
1287
		   (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
1288

1289
	wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
1290

1291
	cleanup_cpu_msr();
1292 1293 1294 1295

	return 0;
}

1296 1297
/*
 * Suited for:
1298
 *  - ASUS A8AE-LE (Codename AmberineM; used in Compaq Presario 061)
1299 1300 1301 1302 1303 1304 1305 1306
 * Datasheet(s) used:
 *  - AMD document 43009 "AMD SB700/710/750 Register Reference Guide" rev. 1.00
 */
static int amd_sbxxx_gpio9_raise(void)
{
	struct pci_dev *dev;
	uint32_t reg;

1307
	dev = pci_dev_find(0x1002, 0x4372); /* AMD SMBus controller */
1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
	if (!dev) {
		msg_perr("\nERROR: AMD SMBus Controller (0x4372) not found.\n");
		return -1;
	}

	reg = pci_read_long(dev, 0xA8); /* GPIO_12_to_4_Cntrl CI_Reg: A8h-ABh */
	/* enable output (0: enable, 1: tristate):
	   GPIO9 output enable is at bit 5 in 0xA9 */
	reg &= ~((uint32_t)1<<(8+5));
	/* raise:
	   GPIO9 output register is at bit 5 in 0xA8 */
	reg |= (1<<5);
	pci_write_long(dev, 0xA8, reg);

	return 0;
}

1325
/*
1326
 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
1327 1328 1329
 */
static int intel_piix4_gpo_set(unsigned int gpo, int raise)
{
Michael Karcher's avatar
Michael Karcher committed
1330
	unsigned int gpo_byte, gpo_bit;
1331 1332 1333
	struct pci_dev *dev;
	uint32_t tmp, base;

Carl-Daniel Hailfinger's avatar
Carl-Daniel Hailfinger committed
1334 1335
	/* GPO{0,8,27,28,30} are always available. */
	static const uint32_t nonmuxed_gpos = 0x58000101;
1336 1337

	static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
		{0},
		{0xB0, 0x0001, 0x0000},        /* GPO1... */
		{0xB0, 0x0001, 0x0000},
		{0xB0, 0x0001, 0x0000},
		{0xB0, 0x0001, 0x0000},
		{0xB0, 0x0001, 0x0000},
		{0xB0, 0x0001, 0x0000},
		{0xB0, 0x0001, 0x0000},        /* ...GPO7: GENCFG bit 0 */
		{0},
		{0xB0, 0x0100, 0x0000},        /* GPO9:  GENCFG bit 8 */
		{0xB0, 0x0200, 0x0000},        /* GPO10: GENCFG bit 9 */
		{0xB0, 0x0400, 0x0000},        /* GPO11: GENCFG bit 10 */
		{0x4E, 0x0100, 0x0000},        /* GPO12... */
		{0x4E, 0x0100, 0x0000},
		{0x4E, 0x0100, 0x0000},        /* ...GPO14: XBCS bit 8 */
		{0xB2, 0x0002, 0x0002},        /* GPO15... */
		{0xB2, 0x0002, 0x0002},        /* ...GPO16: GENCFG bit 17 */
		{0xB2, 0x0004, 0x0004},        /* GPO17: GENCFG bit 18 */
		{0xB2, 0x0008, 0x0008},        /* GPO18: GENCFG bit 19 */
		{0xB2, 0x0010, 0x0010},        /* GPO19: GENCFG bit 20 */
		{0xB2, 0x0020, 0x0020},        /* GPO20: GENCFG bit 21 */
		{0xB2, 0x0040, 0x0040},        /* GPO21: GENCFG bit 22 */
		{0xB2, 0x1000, 0x1000},        /* GPO22... */
		{0xB2, 0x1000, 0x1000},        /* ...GPO23: GENCFG bit 28 */
		{0xB2, 0x2000, 0x2000},        /* GPO24: GENCFG bit 29 */
		{0xB2, 0x4000, 0x4000},        /* GPO25: GENCFG bit 30 */
		{0xB2, 0x8000, 0x8000},        /* GPO26: GENCFG bit 31 */
		{0},
		{0},
		{0x4E, 0x0100, 0x0000},        /* ...GPO29: XBCS bit 8 */
		{0}
1369 1370
	};

1371 1372
	dev = pci_dev_find(0x8086, 0x7110);	/* Intel PIIX4 ISA bridge */
	if (!dev) {
1373
		msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
1374 1375 1376
		return -1;
	}

1377
	/* Sanity check. */
1378
	if (gpo > 30) {
1379
		msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
1380 1381 1382
		return -1;
	}

1383
	if ((((1 << gpo) & nonmuxed_gpos) == 0) &&
Carl-Daniel Hailfinger's avatar
Carl-Daniel Hailfinger committed
1384 1385 1386
	    ((pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) !=
	     piix4_gpo[gpo].value)) {
		msg_perr("\nERROR: PIIX4 GPO%d not programmed for output.\n", gpo);
1387
		return -1;
1388 1389 1390 1391
	}

	dev = pci_dev_find(0x8086, 0x7113);	/* Intel PIIX4 PM */
	if (!dev) {
1392
		msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
1393 1394 1395 1396 1397 1398
		return -1;
	}

	/* PM IO base */
	base = pci_read_long(dev, 0x40) & 0x0000FFC0;

Michael Karcher's avatar
Michael Karcher committed
1399 1400 1401
	gpo_byte = gpo >> 3;
	gpo_bit = gpo & 7;
	tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
1402
	if (raise)
Michael Karcher's avatar
Michael Karcher committed
1403
		tmp |= 0x01 << gpo_bit;
1404
	else
Michael Karcher's avatar
Michael Karcher committed
1405 1406
		tmp &= ~(0x01 << gpo_bit);
	OUTB(tmp, base + 0x34 + gpo_byte);
1407 1408 1409 1410

	return 0;
}

1411 1412
/*
 * Suited for:
Joshua Roys's avatar
Joshua Roys committed
1413
 *  - ASUS OPLX-M
1414 1415 1416 1417 1418 1419 1420
 *  - ASUS P2B-N
 */
static int intel_piix4_gpo18_lower(void)
{
	return intel_piix4_gpo_set(18, 0);
}

1421 1422 1423 1424 1425 1426 1427 1428 1429
/*
 * Suited for:
 *  - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
 */
static int intel_piix4_gpo14_raise(void)
{
	return intel_piix4_gpo_set(14, 1);
}

1430 1431 1432
/*
 * Suited for:
 *  - EPoX EP-BX3
1433
 */
1434
static int intel_piix4_gpo22_raise(void)
1435 1436 1437 1438
{
	return intel_piix4_gpo_set(22, 1);
}

1439 1440 1441 1442 1443 1444 1445 1446 1447
/*
 * Suited for:
 *  - abit BM6
 */
static int intel_piix4_gpo26_lower(void)
{
	return intel_piix4_gpo_set(26, 0);
}

1448 1449 1450
/*
 * Suited for:
 *  - Intel SE440BX-2
1451
 */
1452
static int intel_piix4_gpo27_lower(void)
1453
{
1454
	return intel_piix4_gpo_set(27, 0);
1455 1456
}

1457 1458 1459 1460 1461 1462 1463 1464 1465
/*
 * Suited for:
 *  - Dell OptiPlex GX1
 */
static int intel_piix4_gpo30_lower(void)
{
	return intel_piix4_gpo_set(30, 0);
}

1466
/*
1467
 * Set a GPIO line on a given Intel ICH LPC controller.
1468
 */
1469
static int intel_ich_gpio_set(int gpio, int raise)
1470
{
1471
	/* Table mapping the different Intel ICH LPC chipsets. */
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
	static struct {
		uint16_t id;
		uint8_t base_reg;
		uint32_t bank0;
		uint32_t bank1;
		uint32_t bank2;
	} intel_ich_gpio_table[] = {
		{0x2410, 0x58, 0x0FE30000,          0,          0}, /* 82801AA (ICH) */
		{0x2420, 0x58, 0x0FE30000,          0,          0}, /* 82801AB (ICH0) */
		{0x2440, 0x58, 0x1BFF391B,          0,          0}, /* 82801BA (ICH2) */
		{0x244C, 0x58, 0x1A23399B,          0,          0}, /* 82801BAM (ICH2M) */
		{0x2450, 0x58, 0x1BFF0000,          0,          0}, /* 82801E (C-ICH) */
		{0x2480, 0x58, 0x1BFF0000, 0x00000FFF,          0}, /* 82801CA (ICH3-S) */
		{0x248C, 0x58, 0x1A230000, 0x00000FFF,          0}, /* 82801CAM (ICH3-M) */
		{0x24C0, 0x58, 0x1BFF0000, 0x00000FFF,          0}, /* 82801DB/DBL (ICH4/ICH4-L) */
		{0x24CC, 0x58, 0x1A030000, 0x00000FFF,          0}, /* 82801DBM (ICH4-M) */
		{0x24D0, 0x58, 0x1BFF0000, 0x00030305,          0}, /* 82801EB/ER (ICH5/ICH5R) */
		{0x2640, 0x48, 0x1BFF0000, 0x00030307,          0}, /* 82801FB/FR (ICH6/ICH6R) */
		{0x2641, 0x48, 0x1BFF0000, 0x00030307,          0}, /* 82801FBM (ICH6M) */
		{0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF,          0}, /* 82801GB/GR (ICH7 Family) */
		{0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE,          0}, /* 82801GBM (ICH7-M) */
		{0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE,          0}, /* 82801GHM (ICH7-M DH) */
		{0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HB/HR (ICH8/R) */
		{0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HBM (ICH8M-E) */
		{0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HH (ICH8DH) */
		{0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HO (ICH8DO) */
		{0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HEM (ICH8M) */
		{0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IH (ICH9DH) */
		{0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IO (ICH9DO) */
		{0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IR (ICH9R) */
		{0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IEM (ICH9M-E) */
		{0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IB (ICH9) */
		{0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IBM (ICH9M) */
		{0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
		{0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
		{0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
		{0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
		{0, 0, 0, 0, 0} /* end marker */
	};

1512
	struct pci_dev *dev;
1513 1514 1515 1516 1517
	uint16_t base;
	uint32_t tmp;
	int i, allowed;

	/* First, look for a known LPC bridge */
1518
	for (dev = pacc->devices; dev; dev = dev->next) {
1519 1520 1521
		uint16_t device_class;
		/* libpci before version 2.2.4 does not store class info. */
		device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
1522
		if ((dev->vendor_id == 0x8086) &&
1523
		    (device_class == 0x0601)) { /* ISA bridge */
1524 1525 1526 1527 1528 1529 1530 1531
			/* Is this device in our list? */
			for (i = 0; intel_ich_gpio_table[i].id; i++)
				if (dev->device_id == intel_ich_gpio_table[i].id)
					break;

			if (intel_ich_gpio_table[i].id)
				break;
		}
1532
	}
1533 1534

	if (!dev) {
1535
		msg_perr("\nERROR: No known Intel LPC bridge found.\n");
1536 1537 1538
		return -1;
	}

1539 1540 1541 1542 1543
	/*
	 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
	 * strapped to zero. From some mobile ICH9 version on, this becomes
	 * 6:1. The mask below catches all.
	 */
1544 1545
	base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;

1546
	/* Check whether the line is allowed. */
1547 1548 1549 1550 1551 1552 1553 1554
	if (gpio < 32)
		allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
	else if (gpio < 64)
		allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
	else
		allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;

	if (!allowed) {
1555 1556
		msg_perr("\nERROR: This Intel LPC bridge does not allow"
			 " setting GPIO%02d\n", gpio);
1557 1558
		return -1;
	}
1559

1560 1561
	msg_pdbg("\nIntel ICH LPC bridge: %sing GPIO%02d.\n",
		 raise ? "Rais" : "Dropp", gpio);
1562 1563

	if (gpio < 32) {
1564
		/* Set line to GPIO. */
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
		tmp = INL(base);
		/* ICH/ICH0 multiplexes 27/28 on the line set. */
		if ((gpio == 28) &&
		    ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
			tmp |= 1 << 27;
		else
			tmp |= 1 << gpio;
		OUTL(tmp, base);

		/* As soon as we are talking to ICH8 and above, this register
		   decides whether we can set the gpio or not. */
		if (dev->device_id > 0x2800) {
			tmp = INL(base);
			if (!(tmp & (1 << gpio))) {
1579
				msg_perr("\nERROR: This Intel LPC bridge"
1580 1581 1582 1583 1584 1585
					" does not allow setting GPIO%02d\n",
					gpio);
				return -1;
			}
		}

1586
		/* Set GPIO to OUTPUT. */
1587 1588 1589 1590
		tmp = INL(base + 0x04);
		tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x04);

1591
		/* Raise GPIO line. */
1592 1593 1594 1595 1596 1597 1598 1599 1600
		tmp = INL(base + 0x0C);
		if (raise)
			tmp |= 1 << gpio;
		else
			tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x0C);
	} else if (gpio < 64) {
		gpio -= 32;

1601
		/* Set line to GPIO. */
1602 1603 1604 1605 1606 1607 1608 1609 1610
		tmp = INL(base + 0x30);
		tmp |= 1 << gpio;
		OUTL(tmp, base + 0x30);

		/* As soon as we are talking to ICH8 and above, this register
		   decides whether we can set the gpio or not. */
		if (dev->device_id > 0x2800) {
			tmp = INL(base + 30);
			if (!(tmp & (1 << gpio))) {
1611
				msg_perr("\nERROR: This Intel LPC bridge"
1612 1613 1614 1615 1616 1617
					" does not allow setting GPIO%02d\n",
					gpio + 32);
				return -1;
			}
		}

1618
		/* Set GPIO to OUTPUT. */
1619 1620 1621 1622
		tmp = INL(base + 0x34);
		tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x34);

1623
		/* Raise GPIO line. */
1624 1625 1626 1627 1628 1629 1630 1631 1632
		tmp = INL(base + 0x38);
		if (raise)
			tmp |= 1 << gpio;
		else
			tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x38);
	} else {
		gpio -= 64;

1633
		/* Set line to GPIO. */
1634 1635 1636 1637 1638 1639
		tmp = INL(base + 0x40);
		tmp |= 1 << gpio;
		OUTL(tmp, base + 0x40);

		tmp = INL(base + 40);
		if (!(tmp & (1 << gpio))) {
1640
			msg_perr("\nERROR: This Intel LPC bridge does "
1641 1642 1643 1644
				"not allow setting GPIO%02d\n", gpio + 64);
			return -1;
		}

1645
		/* Set GPIO to OUTPUT. */
1646 1647 1648 1649
		tmp = INL(base + 0x44);
		tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x44);

1650
		/* Raise GPIO line. */
1651 1652 1653 1654 1655 1656 1657
		tmp = INL(base + 0x48);
		if (raise)
			tmp |= 1 << gpio;
		else
			tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x48);
	}
1658 1659 1660 1661

	return 0;
}

1662 1663 1664 1665
/*
 * Suited for:
 *  - abit IP35: Intel P35 + ICH9R
 *  - abit IP35 Pro: Intel P35 + ICH9R
1666
 *  - ASUS P5LD2
1667
 *  - ASUS P5LD2-VM
1668
 */
1669
static int intel_ich_gpio16_raise(void)
1670
{
1671
	return intel_ich_gpio_set(16, 1);
1672 1673
}

1674 1675 1676
/*
 * Suited for:
 *  - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
1677 1678 1679 1680 1681 1682
 */
static int intel_ich_gpio18_raise(void)
{
	return intel_ich_gpio_set(18, 1);
}

1683 1684 1685
/*
 * Suited for:
 *  - MSI MS-7046: LGA775 + 915P + ICH6
1686
 */
1687
static int intel_ich_gpio19_raise(void)
1688
{
1689
	return intel_ich_gpio_set(19, 1);
1690 1691
}

1692 1693 1694 1695 1696 1697 1698 1699 1700
/*
 * Suited for:
 *  - ASUS P5BV-R: LGA775 + 3200 + ICH7
 */
static int intel_ich_gpio20_raise(void)
{
	return intel_ich_gpio_set(20, 1);
}

1701
/*
1702
 * Suited for:
1703
 *  - ASUS CUSL2-C: Intel socket370 + 815 + ICH2
1704 1705
 *  - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
 *  - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
Michael Karcher's avatar
Michael Karcher committed
1706
 *  - ASUS P4P800: Intel socket478 + 865PE + ICH5R
1707
 *  - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
1708
 *  - ASUS P4P800-VM: Intel socket478 + 865PE + ICH5R
1709
 *  - ASUS P4P800-X: Intel socket478 + 865PE + ICH5R
1710
 *  - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
1711
 *  - ASUS P5GD2 Premium: Intel LGA775 + 915G + ICH6R
1712
 *  - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
1713
 *  - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
1714
 *  - ASUS TUSL2-C: Intel socket370 + 815 + ICH2
1715
 *  - Samsung Polaris 32: socket478 + 865P + ICH5
Peter Stuge's avatar
Peter Stuge committed
1716
 */
1717
static int intel_ich_gpio21_raise(void)
Peter Stuge's avatar
Peter Stuge committed
1718
{
1719
	return intel_ich_gpio_set(21, 1);
Peter Stuge's avatar
Peter Stuge committed
1720 1721
}

1722
/*
1723
 * Suited for:
1724
 *  - ASUS P4B266: socket478 + Intel 845D + ICH2
1725 1726
 *  - ASUS P4B533-E: socket478 + 845E + ICH4
 *  - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
1727
 *  - TriGem Anaheim-3: socket370 + Intel 810 + ICH
1728
 */
1729
static int intel_ich_gpio22_raise(void)
1730
{
1731 1732
	return intel_ich_gpio_set(22, 1);
}
1733

1734 1735 1736
/*
 * Suited for:
 *  - ASUS A8Jm (laptop): Intel 945 + ICH7
1737 1738 1739
 *  - ASUS P5LP-LE used in ...
 *    - HP Media Center m7270.fr Desktop PC as "Lithium-UL8E"
 *    - Epson Endeavor MT7700
1740 1741 1742 1743 1744 1745
 */
static int intel_ich_gpio34_raise(void)
{
	return intel_ich_gpio_set(34, 1);
}

1746 1747 1748
/*
 * Suited for:
 *  - AOpen i945GMx-VFX: Intel 945GM + ICH7-M used in ...
1749
 *    - FSC ESPRIMO Q5010 (SMBIOS: D2544-B1)
1750 1751 1752 1753 1754 1755
 */
static int intel_ich_gpio38_raise(void)
{
	return intel_ich_gpio_set(38, 1);
}

1756 1757 1758 1759 1760 1761 1762 1763 1764
/*
 * Suited for:
 *  - ASUS M6Ne (laptop): socket 479M (guessed) + Intel 855PM + ICH4-M
 */
static int intel_ich_gpio43_raise(void)
{
	return intel_ich_gpio_set(43, 1);
}

1765 1766 1767
/*
 * Suited for:
 *  - HP Vectra VL400: 815 + ICH + PC87360
1768
 */
1769
static int board_hp_vl400(void)
1770
{
1771 1772 1773
	int ret;
	ret = intel_ich_gpio_set(25, 1);	/* Master write enable ? */
	if (!ret)
Michael Karcher's avatar
Michael Karcher committed
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
		ret = pc8736x_gpio_set(PC87360_ID, 0x09, 1);	/* #WP ? */
	if (!ret)
		ret = pc8736x_gpio_set(PC87360_ID, 0x27, 1);	/* #TBL */
	return ret;
}

/*
 * Suited for:
 *  - HP e-Vectra P2706T: 810E + ICH + PC87364
 */
static int board_hp_p2706t(void)
{
	int ret;
	ret = pc8736x_gpio_set(PC87364_ID, 0x25, 1);
1788
	if (!ret)
Michael Karcher's avatar
Michael Karcher committed
1789
		ret = pc8736x_gpio_set(PC87364_ID, 0x26, 1);
1790
	return ret;
1791 1792
}

1793
/*
1794
 * Suited for:
1795 1796 1797
 *  - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
 *  - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
 *  - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
1798
 *  - MSI MS-6391 (845 Pro4): Intel Socket478 + 845 + ICH2
1799
 */
1800
static int intel_ich_gpio23_raise(void)
1801 1802 1803
{
	return intel_ich_gpio_set(23, 1);
}
1804

1805 1806
/*
 * Suited for:
Michael Karcher's avatar
Michael Karcher committed
1807
 *  - GIGABYTE GA-6IEM: Intel Socket370 + i815 + ICH2
1808
 *  - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
Michael Karcher's avatar
Michael Karcher committed
1809 1810 1811 1812 1813 1814
 */
static int intel_ich_gpio25_raise(void)
{
	return intel_ich_gpio_set(25, 1);
}

1815 1816 1817
/*
 * Suited for:
 *  - IBASE MB899: i945GM + ICH7
1818
 */
1819
static int intel_ich_gpio26_raise(void)
1820 1821 1822 1823
{
	return intel_ich_gpio_set(26, 1);
}

1824 1825
/*
 * Suited for:
1826
 *  - ASUS DSAN-DX
1827
 *  - P4SD-LA (HP OEM): i865 + ICH5
Joshua Roys's avatar
Joshua Roys committed
1828
 *  - GIGABYTE GA-8IP775: 865P + ICH5
1829
 *  - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
1830
 *  - MSI MS-6788-40 (aka 848P Neo-V)
1831
 */
1832
static int intel_ich_gpio32_raise(void)
1833 1834 1835 1836
{
	return intel_ich_gpio_set(32, 1);
}

1837 1838 1839 1840 1841 1842 1843 1844
/*
 * Suited for:
 *  - AOpen i975Xa-YDG: i975X + ICH7 + W83627EHF
 */
static int board_aopen_i975xa_ydg(void)
{
	int ret;

1845
	/* Vendor BIOS ends up in LDN6... maybe the board enable is wrong,
1846
	 * or perhaps it's not needed at all?
1847 1848
	 * The regs it tries to touch are 0xF0, 0xF1, 0xF2 which means if it
	 * were in the right LDN, it would have to be GPIO1 or GPIO3.
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858
	 */
/*
	ret = winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, x, 0)
	if (!ret)
*/
		ret = intel_ich_gpio_set(33, 1);

	return ret;
}

1859 1860 1861
/*
 * Suited for:
 *  - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
1862
 */
1863
static int board_acorp_6a815epd(void)
1864 1865
{
	int ret;
1866

1867 1868 1869 1870
	/* Lower Blocks Lock -- pin 7 of PLCC32 */
	ret = intel_ich_gpio_set(22, 1);
	if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
		ret = intel_ich_gpio_set(23, 1);
1871

1872 1873
	return ret;
}
1874

1875 1876 1877
/*
 * Suited for:
 *  - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
1878
 */
1879
static int board_kontron_986lcd_m(void)
1880 1881
{
	int ret;
1882

1883 1884 1885
	ret = intel_ich_gpio_set(34, 1); /* #TBL */
	if (!ret)
		ret = intel_ich_gpio_set(35, 1); /* #WP */
1886

1887
	return ret;
1888 1889
}

1890 1891 1892
/*
 * Suited for:
 *  - Soyo SY-7VCA: Pro133A + VT82C686
Luc Verhaegen's avatar
Luc Verhaegen committed
1893
 */
1894
static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen's avatar
Luc Verhaegen committed
1895
{
1896
	struct pci_dev *dev;
1897
	uint32_t base, tmp;
Luc Verhaegen's avatar
Luc Verhaegen committed
1898

1899
	/* VT82C686 power management */
Luc Verhaegen's avatar
Luc Verhaegen committed
1900 1901
	dev = pci_dev_find(0x1106, 0x3057);
	if (!dev) {
1902
		msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen's avatar
Luc Verhaegen committed
1903 1904 1905
		return -1;
	}

1906
	msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
1907
		 raise ? "Rais" : "Dropp", gpio);
1908

1909
	/* Select GPO function on multiplexed pins. */
Luc Verhaegen's avatar
Luc Verhaegen committed
1910
	tmp = pci_read_byte(dev, 0x54);
1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923
	switch (gpio) {
	case 0:
		tmp &= ~0x03;
		break;
	case 1:
		tmp |= 0x04;
		break;
	case 2:
		tmp |= 0x08;
		break;
	case 3:
		tmp |= 0x10;
		break;
1924
	}
Luc Verhaegen's avatar
Luc Verhaegen committed
1925 1926 1927 1928 1929 1930
	pci_write_byte(dev, 0x54, tmp);

	/* PM IO base */
	base = pci_read_long(dev, 0x48) & 0x0000FF00;

	/* Drop GPO0 */
1931 1932 1933 1934 1935 1936
	tmp = INL(base + 0x4C);
	if (raise)
		tmp |= 1U << gpio;
	else
		tmp &= ~(1U << gpio);
	OUTL(tmp, base + 0x4C);
Luc Verhaegen's avatar
Luc Verhaegen committed
1937 1938 1939 1940

	return 0;
}

1941 1942 1943
/*
 * Suited for:
 *  - abit VT6X4: Pro133x + VT82C686A
1944
 *  - abit VA6: Pro133x + VT82C686A
1945
 */
1946
static int via_apollo_gpo4_lower(void)
1947 1948 1949 1950
{
	return via_apollo_gpo_set(4, 0);
}

1951 1952 1953
/*
 * Suited for:
 *  - Soyo SY-7VCA: Pro133A + VT82C686
1954
 */
1955
static int via_apollo_gpo0_lower(void)
1956 1957 1958 1959
{
	return via_apollo_gpo_set(0, 0);
}

1960
/*
1961
 * Enable some GPIO pin on SiS southbridge and enables SIO flash writes.
1962 1963 1964
 *
 * Suited for:
 *  - MSI 651M-L: SiS651 / SiS962
1965
 *  - GIGABYTE GA-8SIMLH
1966
 */
1967
static int sis_gpio0_raise_and_w836xx_memw(void)
1968
{
1969
	struct pci_dev *dev;
1970
	uint16_t base, temp;
1971 1972 1973

	dev = pci_dev_find(0x1039, 0x0962);
	if (!dev) {
1974
		msg_perr("Expected south bridge not found\n");
1975 1976 1977 1978 1979 1980
		return 1;
	}

	base = pci_read_word(dev, 0x74);
	temp = INW(base + 0x68);
	temp &= ~(1 << 0);		/* Make pin output? */
1981
	OUTW(temp, base + 0x68);
1982 1983 1984 1985 1986 1987 1988 1989 1990 1991

	temp = INW(base + 0x64);
	temp |= (1 << 0);		/* Raise output? */
	OUTW(temp, base + 0x64);

	w836xx_memw_enable(0x2E);

	return 0;
}

1992
/*
1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
 * Find the runtime registers of an SMSC Super I/O, after verifying its
 * chip ID.
 *
 * Returns the base port of the runtime register block, or 0 on error.
 */
static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
                                  uint8_t logical_device)
{
	uint16_t rt_port = 0;

	/* Verify the chip ID. */
Uwe Hermann's avatar
Uwe Hermann committed
2004
	OUTB(0x55, sio_port);  /* Enable configuration. */
2005
	if (sio_read(sio_port, 0x20) != chip_id) {
2006
		msg_perr("\nERROR: SMSC Super I/O not found.\n");
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017
		goto out;
	}

	/* If the runtime block is active, get its address. */
	sio_write(sio_port, 0x07, logical_device);
	if (sio_read(sio_port, 0x30) & 1) {
		rt_port = (sio_read(sio_port, 0x60) << 8)
		          | sio_read(sio_port, 0x61);
	}

	if (rt_port == 0) {
2018
		msg_perr("\nERROR: "
2019 2020 2021
			"Super I/O runtime interface not available.\n");
	}
out:
Uwe Hermann's avatar
Uwe Hermann committed
2022
	OUTB(0xaa, sio_port);  /* Disable configuration. */
2023 2024 2025
	return rt_port;
}

2026 2027
/*
 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
2028 2029
 * connected to GP30 on the Super I/O, and TBL# is always high.
 */
2030
static int board_mitac_6513wu(void)
2031 2032 2033 2034 2035 2036 2037
{
	struct pci_dev *dev;
	uint16_t rt_port;
	uint8_t val;

	dev = pci_dev_find(0x8086, 0x2410);	/* Intel 82801AA ISA bridge */
	if (!dev) {
2038
		msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
2039 2040 2041
		return -1;
	}

Uwe Hermann's avatar
Uwe Hermann committed
2042
	rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
2043 2044 2045 2046 2047
	if (rt_port == 0)
		return -1;

	/* Configure the GPIO pin. */
	val = INB(rt_port + 0x33);  /* GP30 config */
Uwe Hermann's avatar
Uwe Hermann committed
2048
	val &= ~0x87;               /* Output, non-inverted, GPIO, push/pull */
2049 2050 2051 2052
	OUTB(val, rt_port + 0x33);

	/* Disable write protection. */
	val = INB(rt_port + 0x4d);  /* GP3 values */
Uwe Hermann's avatar
Uwe Hermann committed
2053
	val |= 0x01;                /* Set GP30 high. */
2054 2055 2056 2057 2058
	OUTB(val, rt_port + 0x4d);

	return 0;
}

2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074
/*
 * Suited for:
 *  - abit AV8: Socket939 + K8T800Pro + VT8237
 */
static int board_abit_av8(void)
{
	uint8_t val;

	/* Raise GPO pins GP22 & GP23 */
	val = INB(0x404E);
	val |= 0xC0;
	OUTB(val, 0x404E);

	return 0;
}

2075 2076
/*
 * Suited for:
Uwe Hermann's avatar
Uwe Hermann committed
2077
 *  - ASUS A7V333: VIA KT333 + VT8233A + IT8703F
2078
 *  - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
Luc Verhaegen's avatar
Luc Verhaegen committed
2079
 */
Uwe Hermann's avatar
Uwe Hermann committed
2080
static int it8703f_gpio51_raise(void)
Luc Verhaegen's avatar
Luc Verhaegen committed
2081 2082 2083 2084
{
	uint16_t id, base;
	uint8_t tmp;

2085
	/* Find the IT8703F. */
Luc Verhaegen's avatar
Luc Verhaegen committed
2086 2087 2088 2089 2090
	w836xx_ext_enter(0x2E);
	id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
	w836xx_ext_leave(0x2E);

	if (id != 0x8701) {
2091
		msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen's avatar
Luc Verhaegen committed
2092 2093 2094
		return -1;
	}

2095
	/* Get the GP567 I/O base. */
Luc Verhaegen's avatar
Luc Verhaegen committed
2096 2097 2098 2099 2100 2101
	w836xx_ext_enter(0x2E);
	sio_write(0x2E, 0x07, 0x0C);
	base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
	w836xx_ext_leave(0x2E);

	if (!base) {
2102
		msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen's avatar
Luc Verhaegen committed
2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
			" Base.\n");
		return -1;
	}

	/* Raise GP51. */
	tmp = INB(base);
	tmp |= 0x02;
	OUTB(tmp, base);

	return 0;
}

Luc Verhaegen's avatar
Luc Verhaegen committed
2115
/*
2116
 * General routine for raising/dropping GPIO lines on the ITE IT87xx.
Luc Verhaegen's avatar
Luc Verhaegen committed
2117
 */
2118
static int it87_gpio_set(unsigned int gpio, int raise)
Luc Verhaegen's avatar
Luc Verhaegen committed
2119
{
2120
	int allowed, sio;
Luc Verhaegen's avatar
Luc Verhaegen committed
2121
	unsigned int port;
2122
	uint16_t base, sioport;
Luc Verhaegen's avatar
Luc Verhaegen committed
2123 2124
	uint8_t tmp;

2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151
	/* IT87 GPIO configuration table */
	static const struct it87cfg {
		uint16_t id;
		uint8_t base_reg;
		uint32_t bank0;
		uint32_t bank1;
		uint32_t bank2;
	} it87_gpio_table[] = {
		{0x8712, 0x62, 0xCFF3FC00, 0x00FCFF3F,          0},
		{0x8718, 0x62, 0xCFF37C00, 0xF3FCDF3F, 0x0000000F},
		{0, 0, 0, 0, 0} /* end marker */
	};
	const struct it87cfg *cfg = NULL;

	/* Find the Super I/O in the probed list */
	for (sio = 0; sio < superio_count; sio++) {
		int i;
		if (superios[sio].vendor != SUPERIO_VENDOR_ITE)
			continue;

		/* Is this device in our list? */
		for (i = 0; it87_gpio_table[i].id; i++)
			if (superios[sio].model == it87_gpio_table[i].id) {
				cfg = &it87_gpio_table[i];
				goto found;
			}
	}
Luc Verhaegen's avatar
Luc Verhaegen committed
2152

2153 2154 2155
	if (cfg == NULL) {
		msg_perr("\nERROR: No IT87 Super I/O GPIO configuration "
			 "found.\n");
2156
		return -1;
Luc Verhaegen's avatar
Luc Verhaegen committed
2157 2158
	}

2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
found:
	/* Check whether the gpio is allowed. */
	if (gpio < 32)
		allowed = (cfg->bank0 >> gpio) & 0x01;
	else if (gpio < 64)
		allowed = (cfg->bank1 >> (gpio - 32)) & 0x01;
	else if (gpio < 96)
		allowed = (cfg->bank2 >> (gpio - 64)) & 0x01;
	else
		allowed = 0;
Luc Verhaegen's avatar
Luc Verhaegen committed
2169

2170 2171 2172
	if (!allowed) {
		msg_perr("\nERROR: IT%02X does not allow setting GPIO%02u.\n",
			 cfg->id, gpio);
Luc Verhaegen's avatar
Luc Verhaegen committed
2173 2174 2175
		return -1;
	}

2176 2177 2178 2179 2180 2181 2182
	/* Read the Simple I/O Base Address Register */
	sioport = superios[sio].port;
	enter_conf_mode_ite(sioport);
	sio_write(sioport, 0x07, 0x07);
	base = (sio_read(sioport, cfg->base_reg) << 8) |
		sio_read(sioport, cfg->base_reg + 1);
	exit_conf_mode_ite(sioport);
Luc Verhaegen's avatar
Luc Verhaegen committed
2183 2184

	if (!base) {
2185
		msg_perr("\nERROR: Failed to read IT87 Super I/O GPIO Base.\n");
Luc Verhaegen's avatar
Luc Verhaegen committed
2186 2187 2188
		return -1;
	}

2189 2190 2191 2192 2193 2194
	msg_pdbg("Using IT87 GPIO base 0x%04x\n", base);

	port = gpio / 10 - 1;
	gpio %= 10;

	/* set GPIO. */
Luc Verhaegen's avatar
Luc Verhaegen committed
2195 2196
	tmp = INB(base + port);
	if (raise)
2197
		tmp |= 1 << gpio;
Luc Verhaegen's avatar
Luc Verhaegen committed
2198
	else
2199
		tmp &= ~(1 << gpio);
Luc Verhaegen's avatar
Luc Verhaegen committed
2200 2201 2202 2203 2204
	OUTB(tmp, base + port);

	return 0;
}

2205 2206 2207 2208 2209 2210 2211 2212 2213
/*
 * Suited for:
 * - ASUS A7N8X-VM/400: NVIDIA nForce2 IGP2 + IT8712F
 */
static int it8712f_gpio12_raise(void)
{
	return it87_gpio_set(12, 1);
}

2214
/*
Russ Dill's avatar
Russ Dill committed
2215
 * Suited for:
2216 2217
 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen's avatar
Luc Verhaegen committed
2218
 */
2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
static int it8712f_gpio31_raise(void)
{
	return it87_gpio_set(32, 1);
}

/*
 * Suited for:
 * - ASUS P5N-D: NVIDIA MCP51 + IT8718F
 * - ASUS P5N-E SLI: NVIDIA MCP51 + IT8718F
 */
static int it8718f_gpio63_raise(void)
Luc Verhaegen's avatar
Luc Verhaegen committed
2230
{
2231
	return it87_gpio_set(63, 1);
Luc Verhaegen's avatar
Luc Verhaegen committed
2232 2233
}

2234 2235 2236
/*
 * Suited for all boards with ambiguous DMI chassis information, which should be
 * whitelisted because they are known to work:
2237
 * - ASRock IMB-A180(-H)
2238
 * - Intel D945GCNL
2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
 * - MSC Q7 Tunnel Creek Module (Q7-TCTC)
 */
static int p2_not_a_laptop(void)
{
	/* label this board as not a laptop */
	is_laptop = 0;
	msg_pdbg("Laptop detection overridden by P2 board enable.\n");
	return 0;
}

2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
/*
 * Suited for all laptops, which are known to *not* have interfering embedded controllers.
 */
static int p2_whitelist_laptop(void)
{
	is_laptop = 1;
	laptop_ok = 1;
	msg_pdbg("Whitelisted laptop detected.\n");
	return 0;
}

2260 2261
#endif

2262
/*
2263 2264 2265 2266 2267 2268
 * Below is the list of boards which need a special "board enable" code in
 * flashrom before their ROM chip can be accessed/written to.
 *
 * NOTE: Please add boards that _don't_ need such enables or don't work yet
 *       to the respective tables in print.c. Thanks!
 *
Uwe Hermann's avatar
Uwe Hermann committed
2269 2270 2271 2272
 * We use 2 sets of IDs here, you're free to choose which is which. This
 * is to provide a very high degree of certainty when matching a board on
 * the basis of subsystem/card IDs. As not every vendor handles
 * subsystem/card IDs in a sane manner.
2273
 *
2274
 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
2275 2276 2277 2278
 * NULLed if they don't identify the board fully and if you can't use DMI.
 * But please take care to provide an as complete set of pci ids as possible;
 * autodetection is the preferred behaviour and we would like to make sure that
 * matches are unique.
2279
 *
Michael Karcher's avatar
Michael Karcher committed
2280 2281
 * If PCI IDs are not sufficient for board matching, the match can be further
 * constrained by a string that has to be present in the DMI database for
2282
 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher's avatar
Michael Karcher committed
2283 2284 2285 2286
 * substring match, unless it is anchored to the beginning (with a ^ in front)
 * or the end (with a $ at the end). Both anchors may be specified at the
 * same time to match the full field.
 *
2287 2288 2289 2290 2291
 * When a board is matched through DMI, the first and second main PCI IDs
 * and the first subsystem PCI ID have to match as well. If you specify the
 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
 * subsystem ID of that device is indeed zero.
 *
2292 2293 2294
 * The coreboot ids are used two fold. When running with a coreboot firmware,
 * the ids uniquely matches the coreboot board identification string. When a
 * legacy bios is installed and when autodetection is not possible, these ids
2295 2296
 * can be used to identify the board through the -p internal:mainboard=
 * programmer parameter.
2297 2298 2299
 *
 * When a board is identified through its coreboot ids (in both cases), the
 * main pci ids are still required to match, as a safeguard.
2300 2301
 */

2302
/* Please keep this list alphabetically ordered by vendor/board name. */
2303
const struct board_match board_matches[] = {
2304

2305
	/* first pci-id set [4],          second pci-id set [4],          dmi identifier, coreboot id [2],  phase, vendor name,  board name       max_rom_...  OK? flash enable */
2306
#if defined(__i386__) || defined(__x86_64__)
2307
	{0x10DE, 0x0547, 0x147B, 0x1C2F,  0x10DE, 0x0548, 0x147B, 0x1C2F, NULL,         NULL, NULL,           P3, "abit",        "AN-M2",                 0,   NT, nvidia_mcp_gpio2_raise},
2308
	{0x1106, 0x0282, 0x147B, 0x1415,  0x1106, 0x3227, 0x147B, 0x1415, "^AV8 ",      NULL, NULL,           P3, "abit",        "AV8",                   0,   OK, board_abit_av8},
2309 2310 2311 2312
	{0x8086, 0x7190,      0,      0,  0x8086, 0x7110,      0,      0, "^i440BX-W977 (BM6)$", NULL, NULL,  P3, "abit",        "BM6",                   0,   OK, intel_piix4_gpo26_lower},
	{0x8086, 0x24d3, 0x147b, 0x1014,  0x8086, 0x2578, 0x147b, 0x1014, NULL,         NULL, NULL,           P3, "abit",        "IC7",                   0,   NT, intel_ich_gpio23_raise},
	{0x8086, 0x2930, 0x147b, 0x1084,  0x11ab, 0x4364, 0x147b, 0x1084, NULL,         NULL, NULL,           P3, "abit",        "IP35",                  0,   OK, intel_ich_gpio16_raise},
	{0x8086, 0x2930, 0x147b, 0x1083,  0x10ec, 0x8167, 0x147b, 0x1083, NULL,         NULL, NULL,           P3, "abit",        "IP35 Pro",              0,   OK, intel_ich_gpio16_raise},
Stefan Tauner's avatar
Stefan Tauner committed
2313
	{0x10de, 0x0050, 0x147b, 0x1c1a,  0x10de, 0x0052, 0x147b, 0x1c1a, NULL,         NULL, NULL,           P3, "abit",        "KN8 Ultra",             0,   NT, nvidia_mcp_gpio2_lower},
2314
	{0x10de, 0x01e0, 0x147b, 0x1c00,  0x10de, 0x0060, 0x147B, 0x1c00, NULL,         NULL, NULL,           P3, "abit",        "NF7-S",                 0,   OK, nvidia_mcp_gpio8_raise},
2315
	{0x10de, 0x02f0, 0x147b, 0x1c26,  0x10de, 0x0260, 0x147b, 0x1c26, NULL,         NULL, NULL,           P3, "abit",        "NF-M2 nView",           0,   OK, nvidia_mcp_gpio4_lower},
2316 2317 2318
	{0x1106, 0x0691,      0,      0,  0x1106, 0x3057,      0,      0, "(VA6)$",     NULL, NULL,           P3, "abit",        "VA6",                   0,   OK, via_apollo_gpo4_lower},
	{0x1106, 0x0691,      0,      0,  0x1106, 0x3057,      0,      0, NULL,         "abit", "vt6x4",      P3, "abit",        "VT6X4",                 0,   OK, via_apollo_gpo4_lower},
	{0x105a, 0x0d30, 0x105a, 0x4d33,  0x8086, 0x1130, 0x8086,      0, NULL,         NULL, NULL,           P3, "Acorp",       "6A815EPD",              0,   OK, board_acorp_6a815epd},
Stefan Tauner's avatar
Stefan Tauner committed
2319
	{0x1022, 0x746B,      0,      0,  0x1022, 0x7460,      0,      0, NULL,         "AGAMI", "ARUMA",     P3, "agami",       "Aruma",                 0,   OK, w83627hf_gpio24_raise_2e},
2320 2321 2322
	{0x1106, 0x3177, 0x17F2, 0x3177,  0x1106, 0x3148, 0x17F2, 0x3148, NULL,         NULL, NULL,           P3, "Albatron",    "PM266A Pro",            0,   OK, w836xx_memw_enable_2e},
	{0x1022, 0x2090,      0,      0,  0x1022, 0x2080,      0,      0, NULL,        "artecgroup", "dbe61", P3, "Artec Group", "DBE61",                 0,   OK, board_artecgroup_dbe6x},
	{0x1022, 0x2090,      0,      0,  0x1022, 0x2080,      0,      0, NULL,        "artecgroup", "dbe62", P3, "Artec Group", "DBE62",                 0,   OK, board_artecgroup_dbe6x},
2323
	{0x8086, 0x27b9, 0xa0a0, 0x0632,  0x8086, 0x27da, 0xa0a0, 0x0632, NULL,         NULL, NULL,           P3, "AOpen",       "i945GMx-VFX",           0,   OK, intel_ich_gpio38_raise},
2324
	{0x8086, 0x277c, 0xa0a0, 0x060b,  0x8086, 0x27da, 0xa0a0, 0x060b, NULL,         NULL, NULL,           P3, "AOpen",       "i975Xa-YDG",            0,   OK, board_aopen_i975xa_ydg},
2325
	{0x8086, 0x27b8, 0x1849, 0x27b8,  0x8086, 0x27da, 0x1849, 0x27da, "^ConRoeXFire-eSATA2", NULL, NULL,  P3, "ASRock",      "ConRoeXFire-eSATA2",    0,   OK, intel_ich_gpio16_raise},
2326
	{0x1022, 0x1536, 0x1849, 0x1536,  0x1022, 0x780e, 0x1849, 0x780e, "^Kabini CRB$", NULL, NULL,         P2, "ASRock",      "IMB-A180(-H)",          0,   OK, p2_not_a_laptop},
2327
	{0x1039, 0x0741, 0x1849, 0x0741,  0x1039, 0x5513, 0x1849, 0x5513, "^K7S41 $",   NULL, NULL,           P3, "ASRock",      "K7S41",                 0,   OK, w836xx_memw_enable_2e},
2328
	{0x1039, 0x0741, 0x1849, 0x0741,  0x1039, 0x5513, 0x1849, 0x5513, "^K7S41GX$",  NULL, NULL,           P3, "ASRock",      "K7S41GX",               0,   OK, w836xx_memw_enable_2e},
2329 2330
	{0x8086, 0x24D4, 0x1849, 0x24D0,  0x8086, 0x24D5, 0x1849, 0x9739, NULL,         NULL, NULL,           P3, "ASRock",      "P4i65GV",               0,   OK, intel_ich_gpio23_raise},
	{0x8086, 0x2570, 0x1849, 0x2570,  0x8086, 0x24d3, 0x1849, 0x24d0, NULL,         NULL, NULL,           P3, "ASRock",      "775i65G",               0,   OK, intel_ich_gpio23_raise},
2331
	{0x10DE, 0x0060, 0x1043, 0x80AD,  0x10DE, 0x01E0, 0x1043, 0x80C0, NULL,         NULL, NULL,           P3, "ASUS",        "A7N8X-VM/400",          0,   OK, it8712f_gpio12_raise},
2332
	{0x1106, 0x3189, 0x1043, 0x807F,  0x1106, 0x3065, 0x1043, 0x80ED, NULL,         NULL, NULL,           P3, "ASUS",        "A7V600-X",              0,   OK, it8712f_gpio31_raise},
2333 2334 2335
	{0x1106, 0x3177, 0x1043, 0x80A1,  0x1106, 0x3205, 0x1043, 0x8118, NULL,         NULL, NULL,           P3, "ASUS",        "A7V8X-MX SE",           0,   OK, w836xx_memw_enable_2e},
	{0x1106, 0x3189, 0x1043, 0x807F,  0x1106, 0x3177, 0x1043, 0x808C, NULL,         NULL, NULL,           P3, "ASUS",        "A7V8X",                 0,   OK, it8703f_gpio51_raise},
	{0x1106, 0x3099, 0x1043, 0x807F,  0x1106, 0x3147, 0x1043, 0x808C, NULL,         NULL, NULL,           P3, "ASUS",        "A7V333",                0,   OK, it8703f_gpio51_raise},
2336
	{0x1106, 0x3189, 0x1043, 0x807F,  0x1106, 0x3177, 0x1043, 0x80A1, NULL,         NULL, NULL,           P3, "ASUS",        "A7V8X-X",               0,   OK, it8712f_gpio31_raise},
2337
	{0x1002, 0x4372, 0x103c, 0x2a26,  0x1002, 0x4377, 0x103c, 0x2a26, NULL,         NULL, NULL,           P3, "ASUS",        "A8AE-LE",               0,   OK, amd_sbxxx_gpio9_raise},
2338
	{0x8086, 0x27A0, 0x1043, 0x1287,  0x8086, 0x27DF, 0x1043, 0x1287, "^A8J",       NULL, NULL,           P3, "ASUS",        "A8Jm",                  0,   NT, intel_ich_gpio34_raise},
2339
	{0x10DE, 0x0260, 0x103C, 0x2A34,  0x10DE, 0x0264, 0x103C, 0x2A34, "NODUSM3",    NULL, NULL,           P3, "ASUS",        "A8M2N-LA (NodusM3-GL8E)",  0,   OK, nvidia_mcp_gpio0_raise},
2340
	{0x10DE, 0x0260, 0x103c, 0x2a3e,  0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L",   NULL, NULL,           P3, "ASUS",        "A8N-LA (Nagami-GL8E)",  0,   OK, nvidia_mcp_gpio0_raise},
2341
	{0x10de, 0x0264, 0x1043, 0x81bc,  0x10de, 0x02f0, 0x1043, 0x81cd, NULL,         NULL, NULL,           P3, "ASUS",        "A8N-VM CSM",            0,   OK, w83627ehf_gpio22_raise_2e},
2342
	{0x8086, 0x65c0, 0x1043, 0x8301,  0x8086, 0x2916, 0x1043, 0x82a6, "^DSAN-DX$",  NULL, NULL,           P3, "ASUS",        "DSAN-DX",               0,   NT, intel_ich_gpio32_raise},
2343 2344
	{0x10DE, 0x0264, 0x1043, 0x81C0,  0x10DE, 0x0260, 0x1043, 0x81C0, NULL,         NULL, NULL,           P3, "ASUS",        "M2NBP-VM CSM",          0,   OK, nvidia_mcp_gpio0_raise},
	{0x1106, 0x1336, 0x1043, 0x80ed,  0x1106, 0x3288, 0x1043, 0x8249, NULL,         NULL, NULL,           P3, "ASUS",        "M2V-MX",                0,   OK, via_vt823x_gpio5_raise},
2345
	{0x8086, 0x24cc,      0,      0,  0x8086, 0x24c3, 0x1043, 0x1869, "^M6Ne$",     NULL, NULL,           P3, "ASUS",        "M6Ne",                  0,   NT, intel_ich_gpio43_raise},
Joshua Roys's avatar
Joshua Roys committed
2346
	{0x8086, 0x7180,      0,      0,  0x8086, 0x7110,      0,      0, "^OPLX-M$",   NULL, NULL,           P3, "ASUS",        "OPLX-M",                0,   NT, intel_piix4_gpo18_lower},
2347 2348 2349 2350
	{0x8086, 0x7190,      0,      0,  0x8086, 0x7110,      0,      0, "^P2B-N$",    NULL, NULL,           P3, "ASUS",        "P2B-N",                 0,   OK, intel_piix4_gpo18_lower},
	{0x8086, 0x1A30, 0x1043, 0x8025,  0x8086, 0x244B, 0x104D, 0x80F0, NULL,         NULL, NULL,           P3, "ASUS",        "P4B266-LM",             0,   OK, intel_ich_gpio21_raise},
	{0x8086, 0x1a30, 0x1043, 0x8070,  0x8086, 0x244b, 0x1043, 0x8028, NULL,         NULL, NULL,           P3, "ASUS",        "P4B266",                0,   OK, intel_ich_gpio22_raise},
	{0x8086, 0x1A30, 0x1043, 0x8088,  0x8086, 0x24C3, 0x1043, 0x8089, NULL,         NULL, NULL,           P3, "ASUS",        "P4B533-E",              0,   NT, intel_ich_gpio22_raise},
2351
	{0x8086, 0x2560, 0x103C, 0x2A00,  0x8086, 0x24C3, 0x103C, 0x2A01, "^Guppy",     NULL, NULL,           P3, "ASUS",        "P4GV-LA (Guppy)",       0,   OK, intel_ich_gpio21_raise},
2352 2353
	{0x8086, 0x24D3, 0x1043, 0x80A6,  0x8086, 0x2578, 0x1043, 0x80F6, NULL,         NULL, NULL,           P3, "ASUS",        "P4C800-E Deluxe",       0,   OK, intel_ich_gpio21_raise},
	{0x8086, 0x2570, 0x1043, 0x80F2,  0x8086, 0x24D5, 0x1043, 0x80F3, NULL,         NULL, NULL,           P3, "ASUS",        "P4P800",                0,   NT, intel_ich_gpio21_raise},
2354 2355 2356
	{0x8086, 0x2570, 0x1043, 0x80f2,  0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-E$", NULL, NULL,           P3, "ASUS",        "P4P800-E Deluxe",       0,   OK, intel_ich_gpio21_raise},
	{0x8086, 0x2570, 0x1043, 0x80a5,  0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-VM$", NULL, NULL,          P3, "ASUS",        "P4P800-VM",             0,   OK, intel_ich_gpio21_raise},
	{0x8086, 0x2570, 0x1043, 0x80f2,  0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-X$", NULL, NULL,           P3, "ASUS",        "P4P800-X",              0,   OK, intel_ich_gpio21_raise},
2357
	{0x8086, 0x2570, 0x1043, 0x80b2,  0x8086, 0x24c3, 0x1043, 0x8089, "^P4PE-X/TE$",NULL, NULL,           P3, "ASUS",        "P4PE-X/TE",             0,   NT, intel_ich_gpio21_raise},
2358 2359 2360 2361
	{0x1039, 0x0651, 0x1043, 0x8081,  0x1039, 0x0962,      0,      0, NULL,         NULL, NULL,           P3, "ASUS",        "P4SC-E",                0,   OK, it8707f_write_enable_2e},
	{0x8086, 0x2570, 0x1043, 0x80A5,  0x105A, 0x24D3, 0x1043, 0x80A6, NULL,         NULL, NULL,           P3, "ASUS",        "P4SD-LA",               0,   NT, intel_ich_gpio32_raise},
	{0x1039, 0x0661, 0x1043, 0x8113,  0x1039, 0x5513, 0x1043, 0x8087, NULL,         NULL, NULL,           P3, "ASUS",        "P4S800-MX",             512, OK, w836xx_memw_enable_2e},
	{0x10B9, 0x1541,      0,      0,  0x10B9, 0x1533,      0,      0, "^P5A$",      "asus", "p5a",        P3, "ASUS",        "P5A",                   0,   OK, board_asus_p5a},
2362
	{0x8086, 0x27b8, 0x1043, 0x819e,  0x8086, 0x29f0, 0x1043, 0x82a5, "^P5BV-R$",   NULL, NULL,           P3, "ASUS",        "P5BV-R",                0,   OK, intel_ich_gpio20_raise},
2363 2364 2365
	{0x8086, 0x266a, 0x1043, 0x80a6,  0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1 PRO$", NULL, NULL,          P3, "ASUS",        "P5GD1 Pro",             0,   OK, intel_ich_gpio21_raise},
	{0x8086, 0x266a, 0x1043, 0x80a6,  0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1-VM$", NULL, NULL,           P3, "ASUS",        "P5GD1-VM/S",            0,   OK, intel_ich_gpio21_raise},
	{0x8086, 0x266a, 0x1043, 0x80a6,  0x8086, 0x2668, 0x1043, 0x814e, NULL,         NULL, NULL,           P3, "ASUS",        "P5GD1(-VM)",            0,   NT, intel_ich_gpio21_raise},
2366
	{0x8086, 0x266a, 0x1043, 0x80a6,  0x8086, 0x2668, 0x1043, 0x813d, "^P5GD2-Premium$", NULL, NULL,      P3, "ASUS",        "P5GD2 Premium",         0,   OK, intel_ich_gpio21_raise},
2367
	{0x8086, 0x266a, 0x1043, 0x80a6,  0x8086, 0x2668, 0x1043, 0x81a6, "^P5GD2-X$",  NULL, NULL,           P3, "ASUS",        "P5GD2-X",               0,   OK, intel_ich_gpio21_raise},
2368 2369 2370
	{0x8086, 0x266a, 0x1043, 0x80a6,  0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC-V$",  NULL, NULL,           P3, "ASUS",        "P5GDC-V Deluxe",        0,   OK, intel_ich_gpio21_raise},
	{0x8086, 0x266a, 0x1043, 0x80a6,  0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC$",    NULL, NULL,           P3, "ASUS",        "P5GDC Deluxe",          0,   OK, intel_ich_gpio21_raise},
	{0x8086, 0x266a, 0x1043, 0x80a6,  0x8086, 0x2668, 0x1043, 0x813d, NULL,         NULL, NULL,           P3, "ASUS",        "P5GD2/C variants",      0,   NT, intel_ich_gpio21_raise},
2371 2372
	{0x8086, 0x27b8, 0x103c, 0x2a22,  0x8086, 0x2770, 0x103c, 0x2a22, "^LITHIUM$",  NULL, NULL,           P3, "ASUS",        "P5LP-LE (Lithium-UL8E)",0,   OK, intel_ich_gpio34_raise},
	{0x8086, 0x27b8, 0x1043, 0x2a22,  0x8086, 0x2770, 0x1043, 0x2a22, "^P5LP-LE$",  NULL, NULL,           P3, "ASUS",        "P5LP-LE (Epson OEM)",   0,   OK, intel_ich_gpio34_raise},
2373
	{0x8086, 0x27da, 0x1043, 0x8179,  0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2$",    NULL, NULL,           P3, "ASUS",        "P5LD2",                 0,   NT, intel_ich_gpio16_raise},
2374
	{0x8086, 0x27da, 0x1043, 0x8179,  0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2-VM$", NULL, NULL,           P3, "ASUS",        "P5LD2-VM",              0,   NT, intel_ich_gpio16_raise},
2375
	{0x10DE, 0x0030, 0x1043, 0x818a,  0x8086, 0x100E, 0x1043, 0x80EE, NULL,         NULL, NULL,           P3, "ASUS",        "P5ND2-SLI Deluxe",      0,   OK, nvidia_mcp_gpio10_raise},
2376 2377
	{0x10DE, 0x0260, 0x1043, 0x81BC,  0x10DE, 0x026C, 0x1043, 0x829E, "^P5N-D$",    NULL, NULL,           P3, "ASUS",        "P5N-D",                 0,   OK, it8718f_gpio63_raise},
	{0x10DE, 0x0260, 0x1043, 0x81BC,  0x10DE, 0x026C, 0x1043, 0x8249, "^P5N-E SLI$",NULL, NULL,           P3, "ASUS",        "P5N-E SLI",             0,   NT, it8718f_gpio63_raise},
2378
	{0x8086, 0x24dd, 0x1043, 0x80a6,  0x8086, 0x2570, 0x1043, 0x8157, NULL,         NULL, NULL,           P3, "ASUS",        "P5PE-VM",               0,   OK, intel_ich_gpio21_raise},
2379 2380 2381
	{0x8086, 0x2443, 0x1043, 0x8027,  0x8086, 0x1130, 0x1043, 0x8027, "^CUSL2-C",   NULL, NULL,           P3, "ASUS",        "CUSL2-C",               0,   OK, intel_ich_gpio21_raise},
	{0x8086, 0x2443, 0x1043, 0x8027,  0x8086, 0x1130, 0x1043, 0x8027, "^TUSL2-C",   NULL, NULL,           P3, "ASUS",        "TUSL2-C",               0,   NT, intel_ich_gpio21_raise},
	{0x1106, 0x3177, 0x1106, 0x3177,  0x1106, 0x3116, 0x1106, 0x3116, "^KM266-8235$", "biostar", "m7viq", P3, "Biostar",     "M7VIQ",                 0,   NT, w83697xx_memw_enable_2e},
2382 2383
	{0x10b7, 0x9055, 0x1028, 0x0082,  0x8086, 0x7190,      0,      0, NULL,         NULL, NULL,           P3, "Dell",        "OptiPlex GX1",          0,   OK, intel_piix4_gpo30_lower},
	{0x8086, 0x3590, 0x1028, 0x016c,  0x1000, 0x0030, 0x1028, 0x016c, NULL,         NULL, NULL,           P3, "Dell",        "PowerEdge 1850",        0,   OK, intel_ich_gpio23_raise},
2384
	{0x1106, 0x3189, 0x1106, 0x3189,  0x1106, 0x3177, 0x1106, 0x3177, "^AD77",      "dfi", "ad77",        P3, "DFI",         "AD77",                  0,   NT, w836xx_memw_enable_2e},
2385
	{0x1039, 0x6325, 0x1019, 0x0f05,  0x1039, 0x0016,      0,      0, NULL,         NULL, NULL,           P2, "Elitegroup",  "A928",                  0,   OK, p2_whitelist_laptop},
2386 2387 2388
	{0x10de, 0x03ea, 0x1019, 0x2602,  0x10de, 0x03e0, 0x1019, 0x2602, NULL,         NULL, NULL,           P3, "Elitegroup",  "GeForce6100SM-M",       0,   OK, board_ecs_geforce6100sm_m},
	{0x1106, 0x3038, 0x1019, 0x0996,  0x1106, 0x3177, 0x1019, 0x0996, NULL,         NULL, NULL,           P3, "Elitegroup",  "K7VTA3",                256, OK, NULL},
	{0x1106, 0x3177, 0x1106, 0x3177,  0x1106, 0x3059, 0x1695, 0x3005, NULL,         NULL, NULL,           P3, "EPoX",        "EP-8K5A2",              0,   OK, w836xx_memw_enable_2e},
2389 2390
	{0x10DE, 0x005E, 0x1695, 0x1010,  0x10DE, 0x0050, 0x1695, 0x1010, "8NPA7I",     NULL, NULL,           P3, "EPoX",        "EP-8NPA7I",             0,   OK, nvidia_mcp_gpio4_raise},
	{0x10DE, 0x005E, 0x1695, 0x1010,  0x10DE, 0x0050, 0x1695, 0x1010, "9NPA7I",     NULL, NULL,           P3, "EPoX",        "EP-9NPA7I",             0,   OK, nvidia_mcp_gpio4_raise},
2391 2392 2393 2394 2395
	{0x10EC, 0x8139, 0x1695, 0x9001,  0x11C1, 0x5811, 0x1695, 0x9015, NULL,         NULL, NULL,           P3, "EPoX",        "EP-8RDA3+",             0,   OK, nvidia_mcp_gpio31_raise},
	{0x8086, 0x7110,      0,      0,  0x8086, 0x7190,      0,      0, NULL,         "epox", "ep-bx3",     P3, "EPoX",        "EP-BX3",                0,   NT, intel_piix4_gpo22_raise},
	{0x10de, 0x02f0, 0x105b, 0x0d01,  0x10de, 0x0264, 0x105b, 0x0d01, NULL,         NULL, NULL,           P3, "Foxconn",     "6150K8MD-8EKRSH",       0,   NT, nvidia_mcp_gpio2_raise},
	{0x8086, 0x2443, 0x8086, 0x2442,  0x8086, 0x1130, 0x8086, 0x1130, "^6IEM ",     NULL, NULL,           P3, "GIGABYTE",    "GA-6IEM",               0,   NT, intel_ich_gpio25_raise},
	{0x1106, 0x0686, 0x1106, 0x0686,  0x1106, 0x3058, 0x1458, 0xa000, NULL,         NULL, NULL,           P3, "GIGABYTE",    "GA-7ZM",                512, OK, NULL},
Joshua Roys's avatar
Joshua Roys committed
2396
	{0x8086, 0x2570, 0x1458, 0x2570,  0x8086, 0x24d0,      0,      0, "^8IP775/-G$",NULL, NULL,           P3, "GIGABYTE",    "GA-8IP775",             0,   OK, intel_ich_gpio32_raise},
2397 2398
	{0x8086, 0x244b, 0x8086, 0x2442,  0x8086, 0x2445, 0x1458, 0xa002, NULL,         NULL, NULL,           P3, "GIGABYTE",    "GA-8IRML",              0,   OK, intel_ich_gpio25_raise},
	{0x8086, 0x24c3, 0x1458, 0x24c2,  0x8086, 0x24cd, 0x1458, 0x5004, NULL,         NULL, NULL,           P3, "GIGABYTE",    "GA-8PE667 Ultra 2",     0,   OK, intel_ich_gpio32_raise},
2399
	{0x1039, 0x0651, 0x1039, 0x0651,  0x1039, 0x7002, 0x1458, 0x5004, "^GA-8SIMLH$",NULL, NULL,           P3, "GIGABYTE",    "GA-8SIMLH",             0,   OK, sis_gpio0_raise_and_w836xx_memw},
2400 2401
	{0x10DE, 0x02F1, 0x1458, 0x5000,  0x10DE, 0x0261, 0x1458, 0x5001, NULL,         NULL, NULL,           P3, "GIGABYTE",    "GA-K8N51GMF",           0,   OK, nvidia_mcp_gpio3b_raise},
	{0x10DE, 0x026C, 0x1458, 0xA102,  0x10DE, 0x0260, 0x1458, 0x5001, NULL,         NULL, NULL,           P3, "GIGABYTE",    "GA-K8N51GMF-9",         0,   OK, nvidia_mcp_gpio3b_raise},
2402
	{0x10de, 0x00e4, 0x1458, 0x0c11,  0x10de, 0x00e0, 0x1458, 0x0c11, NULL,         NULL, NULL,           P3, "GIGABYTE",    "GA-K8NS Pro-939",       0,   NT, nvidia_mcp_gpio0a_raise},
2403
	{0x10DE, 0x0050, 0x1458, 0x0C11,  0x10DE, 0x005e, 0x1458, 0x5000, NULL,         NULL, NULL,           P3, "GIGABYTE",    "GA-K8N-SLI",            0,   OK, nvidia_mcp_gpio21_raise},
2404
	{0x8086, 0x2415, 0x103c, 0x1250,  0x10b7, 0x9200, 0x103c, 0x1247, NULL,         NULL, NULL,           P3, "HP",          "e-Vectra P2706T",       0,   OK, board_hp_p2706t},
2405 2406 2407
	{0x1166, 0x0223, 0x103c, 0x320d,  0x14e4, 0x1678, 0x103c, 0x703e, NULL,         "hp", "dl145_g3",     P3, "HP",          "ProLiant DL145 G3",     0,   OK, board_hp_dl145_g3_enable},
	{0x1166, 0x0223, 0x103c, 0x320d,  0x14e4, 0x1648, 0x103c, 0x310f, NULL,         "hp", "dl165_g6",     P3, "HP",          "ProLiant DL165 G6",     0,   OK, board_hp_dl165_g6_enable},
	{0x8086, 0x2580, 0x103c, 0x2a08,  0x8086, 0x2640, 0x103c, 0x2a0a, NULL,         NULL, NULL,           P3, "HP",          "Puffer2-UL8E",          0,   OK, intel_ich_gpio18_raise},
2408
	{0x8086, 0x2415, 0x103c, 0x1249,  0x10b7, 0x9200, 0x103c, 0x1246, NULL,         NULL, NULL,           P3, "HP",          "Vectra VL400",          0,   OK, board_hp_vl400},
2409 2410 2411 2412 2413
	{0x8086, 0x1a30, 0x103c, 0x1a30,  0x8086, 0x2443, 0x103c, 0x2440, "^VL420$",    NULL, NULL,           P3, "HP",          "Vectra VL420 SFF",      0,   OK, intel_ich_gpio22_raise},
	{0x10de, 0x0369, 0x103c, 0x12fe,  0x10de, 0x0364, 0x103c, 0x12fe, NULL,         "hp", "xw9400",       P3, "HP",          "xw9400",                0,   OK, nvidia_mcp_gpio5_raise},
	{0x8086, 0x27A0,      0,      0,  0x8086, 0x27B9,      0,      0, NULL,         "ibase", "mb899",     P3, "IBASE",       "MB899",                 0,   OK, intel_ich_gpio26_raise},
	{0x1166, 0x0205, 0x1014, 0x0347,  0x1002, 0x515E, 0x1014, 0x0325, NULL,         NULL, NULL,           P3, "IBM",         "x3455",                 0,   OK, board_ibm_x3455},
	{0x1039, 0x5513, 0x8086, 0xd61f,  0x1039, 0x6330, 0x8086, 0xd61f, NULL,         NULL, NULL,           P3, "Intel",       "D201GLY",               0,   OK, wbsio_check_for_spi},
2414
	{0x8086, 0x27b8, 0x8086, 0xd606,  0x8086, 0x2770, 0x8086, 0xd606, "^D945GCNL$", NULL, NULL,           P2, "Intel",       "D945GCNL",              0,   OK, p2_not_a_laptop},
2415
	{0x8086, 0x7190,      0,      0,  0x8086, 0x7110,      0,      0, "^SE440BX-2$", NULL, NULL,          P3, "Intel",       "SE440BX-2",             0,   NT, intel_piix4_gpo27_lower},
Stefan Tauner's avatar
Stefan Tauner committed
2416
	{0x1022, 0x7468,      0,      0,  0x1022, 0x7460,      0,      0, NULL,         "iwill", "dk8_htx",   P3, "IWILL",       "DK8-HTX",               0,   OK, w83627hf_gpio24_raise_2e},
2417
	{0x8086, 0x27A0, 0x8086, 0x27a0,  0x8086, 0x27b8, 0x8086, 0x27b8, NULL,        "kontron", "986lcd-m", P3, "Kontron",     "986LCD-M",              0,   OK, board_kontron_986lcd_m},
2418
	{0x8086, 0x27a0, 0x17aa, 0x2015,  0x8086, 0x27b9, 0x17aa, 0x2009, "^ThinkPad T60", NULL, NULL,        P2, "Lenovo",      "T60",                   0,   OK, p2_whitelist_laptop},
2419 2420
	{0x8086, 0x27a0, 0x17aa, 0x2017,  0x8086, 0x27b9, 0x17aa, 0x2009, "^ThinkPad T60", NULL, NULL,        P2, "Lenovo",      "T60(s)",                0,   OK, p2_whitelist_laptop},
	{0x8086, 0x27a0, 0x17aa, 0x2017,  0x8086, 0x27b9, 0x17aa, 0x2009, "^ThinkPad X60", NULL, NULL,        P2, "Lenovo",      "X60(s)",                0,   OK, p2_whitelist_laptop},
2421
	{0x8086, 0x3B07, 0x17AA, 0x2166,  0x8086, 0x3B30, 0x17AA, 0x2167, "^Lenovo X201", NULL, NULL,         P2, "Lenovo",      "X201",                  0,   OK, p2_whitelist_laptop},
2422
	{0x8086, 0x2411, 0x8086, 0x2411,  0x8086, 0x7125, 0x0e11, 0xb165, NULL,         NULL, NULL,           P3, "Mitac",       "6513WU",                0,   OK, board_mitac_6513wu},
2423
	{0x8086, 0x8186, 0x8086, 0x8186,  0x8086, 0x8800,      0,      0, "^MSC Vertriebs GmbH$", NULL, NULL, P2, "MSC",         "Q7-TCTC",               0,   OK, p2_not_a_laptop},
2424 2425 2426 2427 2428 2429 2430 2431
	{0x10DE, 0x005E, 0x1462, 0x7125,  0x10DE, 0x0052, 0x1462, 0x7125, NULL,         NULL, NULL,           P3, "MSI",         "K8N Neo4-F",            0,   OK, nvidia_mcp_gpio2_raise}, /* TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html. */
	{0x8086, 0x7190,      0,      0,  0x8086, 0x7110,      0,      0, "^MS-6163 (i440BX)$", NULL, NULL,   P3, "MSI",         "MS-6163 (MS-6163 Pro)", 0,   OK, intel_piix4_gpo14_raise},
	{0x1039, 0x0745,      0,      0,  0x1039, 0x0018,      0,      0, "^MS-6561",   NULL, NULL,           P3, "MSI",         "MS-6561 (745 Ultra)",   0,   OK, w836xx_memw_enable_2e},
	{0x8086, 0x2560, 0x1462, 0x5770,  0x8086, 0x2562, 0x1462, 0x5778, NULL,         NULL, NULL,           P3, "MSI",         "MS-6577 (Xenon)",       0,   OK, w83627hf_gpio25_raise_2e},
	{0x13f6, 0x0111, 0x1462, 0x5900,  0x1106, 0x3177, 0x1106,      0, NULL,         NULL, NULL,           P3, "MSI",         "MS-6590 (KT4 Ultra)",   0,   OK, board_msi_kt4v},
	{0x1106, 0x3149, 0x1462, 0x7094,  0x10ec, 0x8167, 0x1462, 0x094c, NULL,         NULL, NULL,           P3, "MSI",         "MS-6702E (K8T Neo2-F)", 0,   OK, w83627thf_gpio44_raise_2e},
	{0x1106, 0x0571, 0x1462, 0x7120,  0x1106, 0x3065, 0x1462, 0x7120, NULL,         NULL, NULL,           P3, "MSI",         "MS-6712 (KT4V)",        0,   OK, board_msi_kt4v},
	{0x1106, 0x3148, 0     , 0     ,  0x1106, 0x3177, 0     , 0     , NULL,         "msi", "ms6787",      P3, "MSI",         "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e},
2432
	{0x8086, 0x24d3, 0x1462, 0x7880,  0x8086, 0x2570,      0,      0, NULL,	        NULL, NULL,           P3, "MSI",         "MS-6788-040 (848P NeoV)", 0, OK, intel_ich_gpio32_raise},
2433
	{0x1039, 0x7012, 0x1462, 0x0050,  0x1039, 0x6325, 0x1462, 0x0058, NULL,         NULL, NULL,           P3, "MSI",         "MS-7005 (651M-L)",      0,   OK, sis_gpio0_raise_and_w836xx_memw},
2434
	{0x10DE, 0x00E0, 0x1462, 0x0250,  0x10DE, 0x00E1, 0x1462, 0x0250, NULL,         NULL, NULL,           P3, "MSI",         "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
2435
	{0x10DE, 0x00E0, 0x1462, 0x0300,  0x10DE, 0x00E1, 0x1462, 0x0300, NULL,         NULL, NULL,           P3, "MSI",         "MS-7030 (K8N Neo Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
2436 2437 2438 2439 2440
	{0x8086, 0x2658, 0x1462, 0x7046,  0x1106, 0x3044, 0x1462, 0x046d, NULL,         NULL, NULL,           P3, "MSI",         "MS-7046",               0,   OK, intel_ich_gpio19_raise},
	{0x8086, 0x244b, 0x1462, 0x3910,  0x8086, 0x2442, 0x1462, 0x3910, NULL,         NULL, NULL,           P3, "MSI",         "MS-6391 (845 Pro4)",    0,   OK, intel_ich_gpio23_raise},
	{0x1106, 0x3149, 0x1462, 0x7061,  0x1106, 0x3227,      0,      0, NULL,         NULL, NULL,           P3, "MSI",         "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
	{0x10DE, 0x005E, 0x1462, 0x7135,  0x10DE, 0x0050, 0x1462, 0x7135, NULL,         "msi", "k8n-neo3",    P3, "MSI",         "MS-7135 (K8N Neo3)",    0,   OK, w83627thf_gpio44_raise_4e},
	{0x10DE, 0x0270, 0x1462, 0x7207,  0x10DE, 0x0264, 0x1462, 0x7207, NULL,         NULL, NULL,           P3, "MSI",         "MS-7207 (K8NGM2-L)",    0,   NT, nvidia_mcp_gpio2_raise},
2441
	{0x10DE, 0x0360, 0x1462, 0x7250,  0x10DE, 0x0368, 0x1462, 0x7250, NULL,         NULL, NULL,           P3, "MSI",         "MS-7250 (K9N SLI)",     0,   OK, nvidia_mcp_gpio2_raise},
2442 2443 2444 2445 2446
	{0x1011, 0x0019, 0xaa55, 0xaa55,  0x8086, 0x7190,      0,      0, NULL,         NULL, NULL,           P3, "Nokia",       "IP530",                 0,   OK, fdc37b787_gpio50_raise_3f0},
	{0x8086, 0x24d3, 0x144d, 0xb025,  0x8086, 0x1050, 0x144d, 0xb025, NULL,         NULL, NULL,           P3, "Samsung",     "Polaris 32",            0,   OK, intel_ich_gpio21_raise},
	{0x1106, 0x3099,      0,      0,  0x1106, 0x3074,      0,      0, NULL,         "shuttle", "ak31",    P3, "Shuttle",     "AK31",                  0,   OK, w836xx_memw_enable_2e},
	{0x1106, 0x3104, 0x1297, 0xa238,  0x1106, 0x3059, 0x1297, 0xc063, NULL,         NULL, NULL,           P3, "Shuttle",     "AK38N",                 256, OK, NULL},
	{0x1106, 0x3038, 0x0925, 0x1234,  0x1106, 0x3058, 0x15DD, 0x7609, NULL,         NULL, NULL,           P3, "Soyo",        "SY-7VCA",               0,   OK, via_apollo_gpo0_lower},
2447
	{0x10de, 0x0364, 0x108e, 0x6676,  0x10de, 0x0369, 0x108e, 0x6676, "^Sun Ultra 40 M2", NULL, NULL,     P3, "Sun",         "Ultra 40 M2",           0,   OK, board_sun_ultra_40_m2},
2448 2449
	{0x1106, 0x3038, 0x0925, 0x1234,  0x1106, 0x0596, 0x1106,      0, NULL,         NULL, NULL,           P3, "Tekram",      "P6Pro-A5",              256, OK, NULL},
	{0x1106, 0x3123, 0x1106, 0x3123,  0x1106, 0x3059, 0x1106, 0x4161, NULL,         NULL, NULL,           P3, "Termtek",     "TK-3370 (Rev:2.5B)",    0,   OK, w836xx_memw_enable_4e},
2450
	{0x8086, 0x7120, 0x109f, 0x3157,  0x8086, 0x2410,      0,      0, NULL,         NULL, NULL,           P3, "TriGem",      "Anaheim-3",             0,   OK, intel_ich_gpio22_raise},
2451 2452 2453 2454
	{0x8086, 0x1076, 0x8086, 0x1176,  0x1106, 0x3059, 0x10f1, 0x2498, NULL,         NULL, NULL,           P3, "Tyan",        "S2498 (Tomcat K7M)",    0,   OK, w836xx_memw_enable_2e},
	{0x1106, 0x0259, 0x1106, 0xAA07,  0x1106, 0x3227, 0x1106, 0xAA07, NULL,         NULL, NULL,           P3, "VIA",         "EPIA EK",               0,   NT, via_vt823x_gpio9_raise},
	{0x1106, 0x3177, 0x1106, 0xAA01,  0x1106, 0x3123, 0x1106, 0xAA01, NULL,         NULL, NULL,           P3, "VIA",         "EPIA M/MII/...",        0,   OK, via_vt823x_gpio15_raise},
	{0x1106, 0x0259, 0x1106, 0x3227,  0x1106, 0x3065, 0x1106, 0x3149, NULL,         NULL, NULL,           P3, "VIA",         "EPIA-N/NL",             0,   OK, via_vt823x_gpio9_raise},
2455
#endif
2456
	{     0,      0,      0,      0,       0,      0,      0,      0, NULL,         NULL, NULL,           P3, NULL,          NULL,                    0,   NT, NULL}, /* end marker */
2457 2458
};

2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482
/* Parse the <vendor>:<board> string specified by the user as part of -p internal:mainboard=<vendor>:<board>.
 * Parameters vendor and model will be overwritten. Returns 0 on success.
 * Note: strtok modifies the original string, so we work on a copy and allocate memory for the results.
 */
int board_parse_parameter(const char *boardstring, const char **vendor, const char **model)
{
	/* strtok may modify the original string. */
	char *tempstr = strdup(boardstring);
	char *tempstr2 = NULL;
	strtok(tempstr, ":");
	tempstr2 = strtok(NULL, ":");
	if (tempstr == NULL || tempstr2 == NULL) {
		free(tempstr);
		msg_pinfo("Please supply the board vendor and model name with the "
			  "-p internal:mainboard=<vendor>:<model> option.\n");
		return 1;
	}
	*vendor = strdup(tempstr);
	*model = strdup(tempstr2);
	msg_pspew("-p internal:mainboard: vendor=\"%s\", model=\"%s\"\n", tempstr, tempstr2);
	free(tempstr);
	return 0;
}

2483
/*
2484 2485
 * Match boards on vendor and model name.
 * Hint: the parameters can come either from the coreboot table or the command line (i.e. the user).
Uwe Hermann's avatar
Uwe Hermann committed
2486
 * Require main PCI IDs to match too as extra safety.
2487
 * vendor and model must be non-NULL!
2488
 */
2489
static const struct board_match *board_match_name(const char *vendor, const char *model)
2490
{
2491 2492
	const struct board_match *board = board_matches;
	const struct board_match *partmatch = NULL;
2493

2494
	for (; board->vendor_name; board++) {
2495
		if (!board->lb_vendor || strcasecmp(board->lb_vendor, vendor))
2496
			continue;
2497

2498
		if (!board->lb_part || strcasecmp(board->lb_part, model))
2499
			continue;
2500

2501 2502 2503
		if (!pci_dev_find(board->first_vendor, board->first_device)) {
			msg_pdbg("Odd. Board name \"%s\":\"%s\" matches, but first PCI device %04x:%04x "
				 "doesn't.\n", vendor, model, board->first_vendor, board->first_device);
2504
			continue;
2505
		}
2506

2507 2508 2509
		if (!pci_dev_find(board->second_vendor, board->second_device)) {
			msg_pdbg("Odd. Board name \"%s\":\"%s\" matches, but second PCI device %04x:%04x "
				 "doesn't.\n", vendor, model, board->second_vendor, board->second_device);
2510
			continue;
2511
		}
2512 2513

		if (partmatch) {
2514 2515 2516
			/* More than one entry has a matching name. */
			msg_perr("Board name \"%s\":\"%s\" and PCI IDs matched more than one board enable "
				 "entry. Please report a bug at flashrom@flashrom.org\n", vendor, model);
2517 2518 2519
			return NULL;
		}
		partmatch = board;
2520
	}
2521

2522 2523 2524
	if (partmatch)
		return partmatch;

2525
	return NULL;
2526 2527
}

2528
/*
Uwe Hermann's avatar
Uwe Hermann committed
2529
 * Match boards on PCI IDs and subsystem IDs.
2530
 * Second set of IDs can be either main+subsystem IDs, main IDs or no IDs.
2531
 */
2532
const static struct board_match *board_match_pci_ids(enum board_match_phase phase)
2533
{
2534
	const struct board_match *board = board_matches;
2535

2536
	for (; board->vendor_name; board++) {
2537 2538
		if ((!board->first_card_vendor || !board->first_card_device) &&
		      !board->dmi_pattern)
2539
			continue;
2540 2541
		if (board->phase != phase)
			continue;
2542 2543

		if (!pci_card_find(board->first_vendor, board->first_device,
2544 2545
				   board->first_card_vendor,
				   board->first_card_device))
2546 2547 2548 2549 2550
			continue;

		if (board->second_vendor) {
			if (board->second_card_vendor) {
				if (!pci_card_find(board->second_vendor,
2551 2552 2553
						   board->second_device,
						   board->second_card_vendor,
						   board->second_card_device))
2554 2555 2556
					continue;
			} else {
				if (!pci_dev_find(board->second_vendor,
2557
						  board->second_device))
2558 2559 2560 2561
					continue;
			}
		}

Michael Karcher's avatar
Michael Karcher committed
2562 2563
		if (board->dmi_pattern) {
			if (!has_dmi_support) {
Stefan Tauner's avatar
Stefan Tauner committed
2564 2565
				msg_pwarn("Warning: Can't autodetect %s %s, DMI info unavailable.\n",
					  board->vendor_name, board->board_name);
2566 2567
				msg_pinfo("Please supply the board vendor and model name with the "
					  "-p internal:mainboard=<vendor>:<model> option.\n");
Michael Karcher's avatar
Michael Karcher committed
2568 2569 2570 2571 2572 2573 2574
				continue;
			} else {
				if (!dmi_match(board->dmi_pattern))
					continue;
			}
		}

2575 2576 2577 2578
		return board;
	}

	return NULL;
2579 2580
}

2581
static int board_enable_safetycheck(const struct board_match *board)
2582 2583 2584 2585 2586 2587 2588 2589
{
	if (!board)
		return 1;

	if (board->status == OK)
		return 0;

	if (!force_boardenable) {
Stefan Tauner's avatar
Stefan Tauner committed
2590
		msg_pwarn("Warning: The mainboard-specific code for %s %s has not been tested,\n"
2591 2592
			  "and thus will not be executed by default. Depending on your hardware,\n"
			  "erasing, writing or even probing can fail without running this code.\n\n"
2593
			  "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
2594
			  "\"internal programmer\") for details.\n", board->vendor_name, board->board_name);
2595 2596
		return 1;
	}
Stefan Tauner's avatar
Stefan Tauner committed
2597
	msg_pwarn("NOTE: Running an untested board enable procedure.\n"
2598
		  "Please report success/failure to flashrom@flashrom.org.\n");
2599 2600 2601 2602 2603 2604
	return 0;
}

/* FIXME: Should this be identical to board_flash_enable? */
static int board_handle_phase(enum board_match_phase phase)
{
2605
	const struct board_match *board = NULL;
2606

2607
	board = board_match_pci_ids(phase);
2608 2609 2610 2611

	if (!board)
		return 0;

2612 2613 2614
	if (board_enable_safetycheck(board))
		return 0;

2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633
	if (!board->enable) {
		/* Not sure if there is a valid case for this. */
		msg_perr("Board match found, but nothing to do?\n");
		return 0;
	}

	return board->enable();
}

void board_handle_before_superio(void)
{
	board_handle_phase(P1);
}

void board_handle_before_laptop(void)
{
	board_handle_phase(P2);
}

2634
int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model)
2635
{
2636
	const struct board_match *board = NULL;
2637
	int ret = 0;
2638

2639
	if (vendor != NULL  && model != NULL) {
2640
		board = board_match_name(vendor, model);
2641 2642 2643
		if (!board) { /* If a board was given by the user it has to match, else we abort here. */
			msg_perr("No suitable board enable found for vendor=\"%s\", model=\"%s\".\n",
				 vendor, model);
2644
			return 1;
2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
		}
	}
	if (board == NULL && cb_vendor != NULL && cb_model != NULL) {
		board = board_match_name(cb_vendor, cb_model);
		if (!board) { /* Failure is an option here, because many cb boards don't require an enable. */
			msg_pdbg2("No board enable found matching coreboot IDs vendor=\"%s\", model=\"%s\".\n",
				  cb_vendor, cb_model);
		}
	}
	if (board == NULL) {
2655
		board = board_match_pci_ids(P3);
2656 2657 2658
		if (!board) /* i.e. there is just no board enable available for this board */
			return 0;
	}
2659

2660 2661
	if (board_enable_safetycheck(board))
		return 1;
2662

2663 2664 2665
	/* limit the maximum size of the parallel bus */
	if (board->max_rom_decode_parallel)
		max_rom_decode.parallel = board->max_rom_decode_parallel * 1024;
2666

2667 2668 2669
	if (board->enable != NULL) {
		msg_pinfo("Enabling full flash access for board \"%s %s\"... ",
			  board->vendor_name, board->board_name);
2670

2671 2672 2673 2674 2675
		ret = board->enable();
		if (ret)
			msg_pinfo("FAILED!\n");
		else
			msg_pinfo("OK.\n");
2676
	}
2677

2678
	return ret;
2679
}