board_enable.c 50 KB
Newer Older
1
/*
2
 * This file is part of the flashrom project.
3
 *
4 5
 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
6
 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
7
 * Copyright (C) 2007 Carl-Daniel Hailfinger
8
 *
9 10 11
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
12
 *
13 14 15 16 17 18 19 20
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
21 22 23 24 25 26 27 28 29
 */

/*
 * Contains the board specific flash enables.
 */

#include <string.h>
#include "flash.h"

30
#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen's avatar
Luc Verhaegen committed
31
/*
Uwe Hermann's avatar
Uwe Hermann committed
32
 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen's avatar
Luc Verhaegen committed
33 34
 */
/* Enter extended functions */
35
void w836xx_ext_enter(uint16_t port)
36
{
37 38
	OUTB(0x87, port);
	OUTB(0x87, port);
Luc Verhaegen's avatar
Luc Verhaegen committed
39
}
40

Luc Verhaegen's avatar
Luc Verhaegen committed
41
/* Leave extended functions */
42
void w836xx_ext_leave(uint16_t port)
Luc Verhaegen's avatar
Luc Verhaegen committed
43
{
44
	OUTB(0xAA, port);
Luc Verhaegen's avatar
Luc Verhaegen committed
45 46
}

47 48
/* Generic Super I/O helper functions */
uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen's avatar
Luc Verhaegen committed
49
{
50 51
	OUTB(reg, port);
	return INB(port + 1);
Luc Verhaegen's avatar
Luc Verhaegen committed
52 53
}

54
void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen's avatar
Luc Verhaegen committed
55
{
56 57
	OUTB(reg, port);
	OUTB(data, port + 1);
Luc Verhaegen's avatar
Luc Verhaegen committed
58 59
}

60
void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen's avatar
Luc Verhaegen committed
61
{
62
	uint8_t tmp;
Luc Verhaegen's avatar
Luc Verhaegen committed
63

64 65 66
	OUTB(reg, port);
	tmp = INB(port + 1) & ~mask;
	OUTB(tmp | (data & mask), port + 1);
67 68
}

69 70 71 72 73 74 75 76 77 78 79 80 81
/* Not used yet. */
#if 0
static int enable_flash_decode_superio(void)
{
	int ret;
	uint8_t tmp;

	switch (superio.vendor) {
	case SUPERIO_VENDOR_NONE:
		ret = -1;
		break;
	case SUPERIO_VENDOR_ITE:
		enter_conf_mode_ite(superio.port);
82
		/* Enable flash mapping. Works for most old ITE style Super I/O. */
83 84 85 86 87 88 89
		tmp = sio_read(superio.port, 0x24);
		tmp |= 0xfc;
		sio_write(superio.port, 0x24, tmp);
		exit_conf_mode_ite(superio.port);
		ret = 0;
		break;
	default:
90
		msg_pdbg("Unhandled Super I/O type!\n");
91 92 93 94 95 96 97
		ret = -1;
		break;
	}
	return ret;
}
#endif

Michael Karcher's avatar
Michael Karcher committed
98 99 100 101 102 103 104 105 106 107 108
/**
 * SMSC FDC37B787: Raise GPIO50
 */

static int fdc37b787_gpio50_raise(uint16_t port, const char * name)
{
	uint8_t id, val;

	OUTB(0x55, port);	/* enter conf mode */
	id = sio_read(port, 0x20);
	if (id != 0x44) {
109 110
		msg_perr("\nERROR: %s: FDC37B787: Wrong ID 0x%02X.\n",
			 name, id);
Michael Karcher's avatar
Michael Karcher committed
111 112 113 114 115 116 117 118 119
		OUTB(0xAA, port); /* leave conf mode */
		return -1;
	}

	sio_write(port, 0x07, 0x08);	/* Select Aux I/O subdevice */

	val = sio_read(port, 0xC8);	/* GP50 */
	if ((val & 0x1B) != 0x10)	/* output, no invert, GPIO */
	{
120 121
		msg_perr("\nERROR: %s: GPIO50 mode 0x%02X unexpected.\n",
			 name, val);
Michael Karcher's avatar
Michael Karcher committed
122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
		OUTB(0xAA, port);
		return -1;
	}

	sio_mask(port, 0xF9, 0x01, 0x01);

	OUTB(0xAA, port);		/* Leave conf mode */
	return 0;
}

/**
 * Suited for Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
 */
static int fdc37b787_gpio50_raise_3f0(const char *name)
{
	return fdc37b787_gpio50_raise(0x3f0, name);
}

Uwe Hermann's avatar
Uwe Hermann committed
140 141
/**
 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen's avatar
Luc Verhaegen committed
142 143
 *
 * Suited for:
Uwe Hermann's avatar
Uwe Hermann committed
144 145
 *  - Agami Aruma
 *  - IWILL DK8-HTX
146
 */
147
static int w83627hf_gpio24_raise(uint16_t port, const char *name)
148
{
149
	w836xx_ext_enter(port);
Luc Verhaegen's avatar
Luc Verhaegen committed
150

151
	/* Is this the W83627HF? */
152
	if (sio_read(port, 0x20) != 0x52) {	/* Super I/O device ID reg. */
153
		msg_perr("\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
154 155
			name, sio_read(port, 0x20));
		w836xx_ext_leave(port);
156 157 158
		return -1;
	}

Luc Verhaegen's avatar
Luc Verhaegen committed
159
	/* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
160
	sio_mask(port, 0x2B, 0x10, 0x10);
Luc Verhaegen's avatar
Luc Verhaegen committed
161

162
	/* Select logical device 8: GPIO port 2 */
163
	sio_write(port, 0x07, 0x08);
164

165 166 167 168
	sio_mask(port, 0x30, 0x01, 0x01);	/* Activate logical device. */
	sio_mask(port, 0xF0, 0x00, 0x10);	/* GPIO24 -> output */
	sio_mask(port, 0xF2, 0x00, 0x10);	/* Clear GPIO24 inversion */
	sio_mask(port, 0xF1, 0x10, 0x10);	/* Raise GPIO24 */
169

170
	w836xx_ext_leave(port);
171 172 173 174

	return 0;
}

175 176
static int w83627hf_gpio24_raise_2e(const char *name)
{
177
	return w83627hf_gpio24_raise(0x2e, name);
178 179 180 181 182 183
}

/**
 * Winbond W83627THF: GPIO 4, bit 4
 *
 * Suited for:
184
 *  - MSI K8T Neo2-F
185 186
 *  - MSI K8N-NEO3
 */
187
static int w83627thf_gpio4_4_raise(uint16_t port, const char *name)
188
{
189
	w836xx_ext_enter(port);
190 191

	/* Is this the W83627THF? */
192
	if (sio_read(port, 0x20) != 0x82) {	/* Super I/O device ID reg. */
193
		msg_perr("\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
194 195
			name, sio_read(port, 0x20));
		w836xx_ext_leave(port);
196 197 198 199 200
		return -1;
	}

	/* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */

201 202 203 204 205
	sio_write(port, 0x07, 0x09);      /* Select LDN 9: GPIO port 4 */
	sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
	sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
	sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
	sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
206

207
	w836xx_ext_leave(port);
208 209 210 211

	return 0;
}

212 213 214 215 216
static int w83627thf_gpio4_4_raise_2e(const char *name)
{
	return w83627thf_gpio4_4_raise(0x2e, name);
}

217 218
static int w83627thf_gpio4_4_raise_4e(const char *name)
{
219
	return w83627thf_gpio4_4_raise(0x4e, name);
220
}
221

Uwe Hermann's avatar
Uwe Hermann committed
222
/**
223
 * w83627: Enable MEMW# and set ROM size to max.
224
 */
225
static void w836xx_memw_enable(uint16_t port)
226
{
227 228
	w836xx_ext_enter(port);
	if (!(sio_read(port, 0x24) & 0x02)) {	/* Flash ROM enabled? */
229
		/* Enable MEMW# and set ROM size select to max. (4M). */
230
		sio_mask(port, 0x24, 0x28, 0x28);
231
	}
232
	w836xx_ext_leave(port);
233 234 235
}

/**
236 237 238 239 240 241
 * Suited for:
 *   - EPoX EP-8K5A2: VIA KT333 + VT8235.
 *   - Albatron PM266A Pro: VIA P4M266A + VT8235.
 *   - Shuttle AK31 (all versions): VIA KT266 + VT8233.
 *   - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
 *   - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
242
 */
243
static int w836xx_memw_enable_2e(const char *name)
244
{
245
	w836xx_memw_enable(0x2E);
246

247
	return 0;
248 249
}

250 251 252 253 254 255 256 257 258 259 260
/**
 * Suited for:
 *   - Termtek TK-3370 (rev. 2.5b)
 */
static int w836xx_memw_enable_4e(const char *name)
{
	w836xx_memw_enable(0x4E);

	return 0;
}

261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
/**
 *
 */
static int it8705f_write_enable(uint8_t port, const char *name)
{
	enter_conf_mode_ite(port);
	sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
	exit_conf_mode_ite(port);

	return 0;
}

/**
 * Suited for:
 *  - AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
 *  - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
 *  - Elitegroup K7S6A: SiS745 + ITE IT8705F
 *  - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
 *  - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
 *  - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
 *
282
 * The SIS950 Super I/O probably requires the same flash write enable.
283 284 285 286 287
 */
static int it8705f_write_enable_2e(const char *name)
{
	return it8705f_write_enable(0x2e, name);
}
288

289 290 291 292 293 294
static int pc87360_gpio_set(uint8_t gpio, int raise)
{
        static const int bankbase[] = {0, 4, 8, 10, 12};
        int gpio_bank = gpio / 8;
        int gpio_pin = gpio % 8;
        uint16_t baseport;
295
        uint8_t id, val;
296

297
        if (gpio_bank > 4) {
298
                msg_perr("PC87360: Invalid GPIO %d\n", gpio);
299 300 301 302
                return -1;
        }

        id = sio_read(0x2E, 0x20);
303
        if (id != 0xE1) {
304
                msg_perr("PC87360: unexpected ID %02x\n", id);
305 306 307
                return -1;
        }

308
        sio_write(0x2E, 0x07, 0x07);		/* Select GPIO device */
309
        baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
310
        if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
311
                msg_perr("PC87360: invalid GPIO base address %04x\n",
312 313 314 315
                         baseport);
                return -1;
        }
        sio_mask (0x2E, 0x30, 0x01, 0x01);	/* Enable logical device */
316
        sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
317 318 319
        sio_mask (0x2E, 0xF1, 0x01, 0x01);	/* Make pin output */

        val = INB(baseport + bankbase[gpio_bank]);
320
        if (raise)
321 322 323 324 325 326 327 328
                val |= 1 << gpio_pin;
        else
                val &= ~(1 << gpio_pin);
        OUTB(val, baseport + bankbase[gpio_bank]);

        return 0;
}

329 330 331
/**
 * VT823x: Set one of the GPIO pins.
 */
332
static int via_vt823x_gpio_set(uint8_t gpio, int raise)
333
{
334
	struct pci_dev *dev;
335
	uint16_t base;
David Bartley's avatar
David Bartley committed
336
	uint8_t val, bit, offset;
337

338 339 340 341 342 343 344
	dev = pci_dev_find_vendorclass(0x1106, 0x0601);
	switch (dev->device_id) {
	case 0x3177:	/* VT8235 */
	case 0x3227:	/* VT8237R */
	case 0x3337:	/* VT8237A */
		break;
	default:
345
		msg_perr("\nERROR: VT823x ISA bridge not found.\n");
346 347 348
		return -1;
	}

Jon Harrison's avatar
Jon Harrison committed
349 350 351 352 353 354 355 356 357 358
	if ((gpio >= 12) && (gpio <= 15)) {
		/* GPIO12-15 -> output */
		val = pci_read_byte(dev, 0xE4);
		val |= 0x10;
		pci_write_byte(dev, 0xE4, val);
	} else if (gpio == 9) {
		/* GPIO9 -> Output */
		val = pci_read_byte(dev, 0xE4);
		val |= 0x20;
		pci_write_byte(dev, 0xE4, val);
David Bartley's avatar
David Bartley committed
359 360 361 362
	} else if (gpio == 5) {
		val = pci_read_byte(dev, 0xE4);
		val |= 0x01;
		pci_write_byte(dev, 0xE4, val);
Jon Harrison's avatar
Jon Harrison committed
363
	} else {
364
		msg_perr("\nERROR: "
365
			"VT823x GPIO%02d is not implemented.\n", gpio);
366
		return -1;
367 368
	}

369 370
	/* We need the I/O Base Address for this board's flash enable. */
	base = pci_read_word(dev, 0x88) & 0xff80;
371

David Bartley's avatar
David Bartley committed
372 373 374 375
	offset = 0x4C + gpio / 8;
	bit = 0x01 << (gpio % 8);

	val = INB(base + offset);
376 377 378 379
	if (raise)
		val |= bit;
	else
		val &= ~bit;
David Bartley's avatar
David Bartley committed
380
	OUTB(val, base + offset);
381 382

	return 0;
383 384
}

Uwe Hermann's avatar
Uwe Hermann committed
385
/**
386
 * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
387
 */
388
static int via_vt823x_gpio5_raise(const char *name)
389
{
390 391
	/* On M2V-MX: GPO5 is connected to WP# and TBL#. */
	return via_vt823x_gpio_set(5, 1);
392 393
}

394
/**
395
 * Suited for VIA EPIA N & NL.
396
 */
397
static int via_vt823x_gpio9_raise(const char *name)
398
{
399
	return via_vt823x_gpio_set(9, 1);
400 401
}

Jon Harrison's avatar
Jon Harrison committed
402
/**
403
 * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs.
404 405 406
 *
 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
 * lowered there.
Jon Harrison's avatar
Jon Harrison committed
407
 */
408
static int via_vt823x_gpio15_raise(const char *name)
Jon Harrison's avatar
Jon Harrison committed
409
{
410
	return via_vt823x_gpio_set(15, 1);
Jon Harrison's avatar
Jon Harrison committed
411 412
}

413
/**
414 415
 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
 *
Luc Verhaegen's avatar
Luc Verhaegen committed
416
 * Suited for:
417 418
 *   - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
 *   - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
419
 */
420
static int board_msi_kt4v(const char *name)
421
{
422 423 424
	int ret;

	ret = via_vt823x_gpio_set(12, 1);
425
	w836xx_memw_enable(0x2E);
426

427
	return ret;
428 429
}

Uwe Hermann's avatar
Uwe Hermann committed
430
/**
431 432 433 434 435 436 437 438 439 440 441 442 443
 * Suited for ASUS P5A.
 *
 * This is rather nasty code, but there's no way to do this cleanly.
 * We're basically talking to some unknown device on SMBus, my guess
 * is that it is the Winbond W83781D that lives near the DIP BIOS.
 */
static int board_asus_p5a(const char *name)
{
	uint8_t tmp;
	int i;

#define ASUSP5A_LOOP 5000

444 445
	OUTB(0x00, 0xE807);
	OUTB(0xEF, 0xE803);
446

447
	OUTB(0xFF, 0xE800);
448 449

	for (i = 0; i < ASUSP5A_LOOP; i++) {
450 451
		OUTB(0xE1, 0xFF);
		if (INB(0xE800) & 0x04)
452 453 454 455
			break;
	}

	if (i == ASUSP5A_LOOP) {
456
		msg_perr("%s: Unable to contact device.\n", name);
457 458 459
		return -1;
	}

460 461
	OUTB(0x20, 0xE801);
	OUTB(0x20, 0xE1);
462

463
	OUTB(0xFF, 0xE802);
464 465

	for (i = 0; i < ASUSP5A_LOOP; i++) {
466
		tmp = INB(0xE800);
467 468 469 470 471
		if (tmp & 0x70)
			break;
	}

	if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
472
		msg_perr("%s: failed to read device.\n", name);
473 474 475
		return -1;
	}

476
	tmp = INB(0xE804);
477 478
	tmp &= ~0x02;

479 480
	OUTB(0x00, 0xE807);
	OUTB(0xEE, 0xE803);
481

482
	OUTB(tmp, 0xE804);
483

484 485
	OUTB(0xFF, 0xE800);
	OUTB(0xE1, 0xFF);
486

487 488
	OUTB(0x20, 0xE801);
	OUTB(0x20, 0xE1);
489

490
	OUTB(0xFF, 0xE802);
491 492

	for (i = 0; i < ASUSP5A_LOOP; i++) {
493
		tmp = INB(0xE800);
494 495 496 497 498
		if (tmp & 0x70)
			break;
	}

	if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
499
		msg_perr("%s: failed to write to device.\n", name);
500 501 502 503 504 505
		return -1;
	}

	return 0;
}

506 507 508 509 510 511 512 513 514 515 516 517 518 519
/*
 * Set GPIO lines in the Broadcom HT-1000 southbridge.
 *
 *  It's not a Super I/O but it uses the same index/data port method.
 */
static int board_hp_dl145_g3_enable(const char *name)
{
	/* GPIO 0 reg from PM regs */
	/* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
	sio_mask(0xcd6, 0x44, 0x24, 0x24);

	return 0;
}

520 521
static int board_ibm_x3455(const char *name)
{
522
	/* raise gpio13 */
523
	sio_mask(0xcd6, 0x45, 0x20, 0x20);
524 525 526 527

	return 0;
}

528
/**
529
 * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4).
530 531 532 533 534 535 536
 */
static int board_shuttle_fn25(const char *name)
{
	struct pci_dev *dev;

	dev = pci_dev_find(0x10DE, 0x0050);	/* NVIDIA CK804 ISA Bridge. */
	if (!dev) {
537
		msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
538 539 540 541 542 543 544 545 546
		return -1;
	}

	/* one of those bits seems to be connected to TBL#, but -ENOINFO. */
	pci_write_byte(dev, 0x92, 0);

	return 0;
}

547
/**
548
 * Very similar to AMD 8111 IO Hub.
549
 */
550
static int nvidia_mcp_gpio_set(int gpio, int raise)
551
{
552
	struct pci_dev *dev;
553 554 555
	uint16_t base;
	uint8_t tmp;

556
	if ((gpio < 0) || (gpio >= 0x40)) {
557
		msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
558 559
		return -1;
	}
560

561 562
	/* First, check the ISA Bridge */
	dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
563 564 565 566 567 568
	switch (dev->device_id) {
	case 0x0030: /* CK804 */
	case 0x0050: /* MCP04 */
	case 0x0060: /* MCP2 */
		break;
	default:
569 570 571 572 573 574
	    /* Newer MCPs use the SMBus Controller */
	    dev = pci_dev_find_vendorclass(0x10DE, 0x0C05);
	    switch (dev->device_id) {
	    case 0x0264: /* MCP51 */
		break;
	    default:
575
		msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
576
		return -1;
577 578
	    }
	    break;
579 580
	}

581 582 583 584 585 586 587 588 589
	base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
	base += 0xC0;

	tmp = INB(base + gpio);
	tmp &= ~0x0F; /* null lower nibble */
	tmp |= 0x04; /* gpio -> output. */
	if (raise)
		tmp |= 0x01;
	OUTB(tmp, base + gpio);
590

591 592 593
	return 0;
}

594
/**
595
 * Suited for ASUS A8N-LA: nVidia MCP51.
596
 * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51.
597 598 599 600 601 602
 */
static int nvidia_mcp_gpio0_raise(const char *name)
{
	return nvidia_mcp_gpio_set(0x00, 1);
}

603 604 605 606 607 608 609 610
/**
 * Suited for Abit KN8 Ultra: nVidia CK804.
 */
static int nvidia_mcp_gpio2_lower(const char *name)
{
	return nvidia_mcp_gpio_set(0x02, 0);
}

Luc Verhaegen's avatar
Luc Verhaegen committed
611
/**
612 613
 * Suited for MSI K8N Neo4: NVIDIA CK804.
 * Suited for MSI K8N GM2-L: NVIDIA MCP51.
Luc Verhaegen's avatar
Luc Verhaegen committed
614 615 616 617 618 619
 */
static int nvidia_mcp_gpio2_raise(const char *name)
{
	return nvidia_mcp_gpio_set(0x02, 1);
}

620 621 622 623 624 625 626 627
/**
 * Suited for Abit NF7-S: NVIDIA CK804.
 */
static int nvidia_mcp_gpio8_raise(const char *name)
{
	return nvidia_mcp_gpio_set(0x08, 1);
}

628 629 630
/**
 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
 */
631
static int nvidia_mcp_gpio10_raise(const char *name)
632
{
633 634
	return nvidia_mcp_gpio_set(0x10, 1);
}
635

636 637 638 639 640 641
/**
 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
 */
static int nvidia_mcp_gpio21_raise(const char *name)
{
	return nvidia_mcp_gpio_set(0x21, 0x01);
642 643
}

644 645 646
/**
 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
 */
647
static int nvidia_mcp_gpio31_raise(const char *name)
648
{
649
	return nvidia_mcp_gpio_set(0x31, 0x01);
650
}
651

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
/**
 * Suited for Artec Group DBE61 and DBE62.
 */
static int board_artecgroup_dbe6x(const char *name)
{
#define DBE6x_MSR_DIVIL_BALL_OPTS	0x51400015
#define DBE6x_PRI_BOOT_LOC_SHIFT	(2)
#define DBE6x_BOOT_OP_LATCHED_SHIFT	(8)
#define DBE6x_SEC_BOOT_LOC_SHIFT	(10)
#define DBE6x_PRI_BOOT_LOC		(3 << DBE6x_PRI_BOOT_LOC_SHIFT)
#define DBE6x_BOOT_OP_LATCHED		(3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
#define DBE6x_SEC_BOOT_LOC		(3 << DBE6x_SEC_BOOT_LOC_SHIFT)
#define DBE6x_BOOT_LOC_FLASH		(2)
#define DBE6x_BOOT_LOC_FWHUB		(3)

667
	msr_t msr;
668 669
	unsigned long boot_loc;

670 671
	/* Geode only has a single core */
	if (setup_cpu_msr(0))
672 673
		return -1;

674
	msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
675

676
	if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
677 678 679 680 681
	    (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
		boot_loc = DBE6x_BOOT_LOC_FWHUB;
	else
		boot_loc = DBE6x_BOOT_LOC_FLASH;

682 683
	msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
	msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
684
		   (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
685

686
	wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
687

688
	cleanup_cpu_msr();
689 690 691 692

	return 0;
}

693
/**
694
 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
695 696 697
 */
static int intel_piix4_gpo_set(unsigned int gpo, int raise)
{
Michael Karcher's avatar
Michael Karcher committed
698
	unsigned int gpo_byte, gpo_bit;
699 700 701 702 703
	struct pci_dev *dev;
	uint32_t tmp, base;

	dev = pci_dev_find(0x8086, 0x7110);	/* Intel PIIX4 ISA bridge */
	if (!dev) {
704
		msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
705 706 707 708 709
		return -1;
	}

	/* sanity check */
	if (gpo > 30) {
710
		msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
711 712 713 714 715 716
		return -1;
	}

	/* these are dual function pins which are most likely in use already */
	if (((gpo >= 1) && (gpo <= 7)) ||
	    ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
717
		msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
		return -1;
	}

	/* dual function that need special enable. */
	if ((gpo >= 22) && (gpo <= 26)) {
		tmp = pci_read_long(dev, 0xB0); /* GENCFG */
		switch (gpo) {
		case 22: /* XBUS: XDIR#/GPO22 */
		case 23: /* XBUS: XOE#/GPO23 */
			tmp |= 1 << 28;
			break;
		case 24: /* RTCSS#/GPO24 */
			tmp |= 1 << 29;
			break;
		case 25: /* RTCALE/GPO25 */
			tmp |= 1 << 30;
			break;
		case 26: /* KBCSS#/GPO26 */
			tmp |= 1 << 31;
			break;
		}
		pci_write_long(dev, 0xB0, tmp);
	}

	/* GPO {0,8,27,28,30} are always available. */

	dev = pci_dev_find(0x8086, 0x7113);	/* Intel PIIX4 PM */
	if (!dev) {
746
		msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
747 748 749 750 751 752
		return -1;
	}

	/* PM IO base */
	base = pci_read_long(dev, 0x40) & 0x0000FFC0;

Michael Karcher's avatar
Michael Karcher committed
753 754 755
	gpo_byte = gpo >> 3;
	gpo_bit = gpo & 7;
	tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
756
	if (raise)
Michael Karcher's avatar
Michael Karcher committed
757
		tmp |= 0x01 << gpo_bit;
758
	else
Michael Karcher's avatar
Michael Karcher committed
759 760
		tmp &= ~(0x01 << gpo_bit);
	OUTB(tmp, base + 0x34 + gpo_byte);
761 762 763 764 765 766 767 768 769 770 771 772

	return 0;
}

/**
 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
 */
static int board_epox_ep_bx3(const char *name)
{
	return intel_piix4_gpo_set(22, 1);
}

773 774 775 776 777 778 779 780
/**
 * Suited for Intel SE440BX-2
 */
static int intel_piix4_gpo27_lower(const char *name)
{
        return intel_piix4_gpo_set(27, 0);
}

781
/**
782
 * Set a GPIO line on a given Intel ICH LPC controller.
783
 */
784
static int intel_ich_gpio_set(int gpio, int raise)
785
{
786
	/* Table mapping the different Intel ICH LPC chipsets. */
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
	static struct {
		uint16_t id;
		uint8_t base_reg;
		uint32_t bank0;
		uint32_t bank1;
		uint32_t bank2;
	} intel_ich_gpio_table[] = {
		{0x2410, 0x58, 0x0FE30000,          0,          0}, /* 82801AA (ICH) */
		{0x2420, 0x58, 0x0FE30000,          0,          0}, /* 82801AB (ICH0) */
		{0x2440, 0x58, 0x1BFF391B,          0,          0}, /* 82801BA (ICH2) */
		{0x244C, 0x58, 0x1A23399B,          0,          0}, /* 82801BAM (ICH2M) */
		{0x2450, 0x58, 0x1BFF0000,          0,          0}, /* 82801E (C-ICH) */
		{0x2480, 0x58, 0x1BFF0000, 0x00000FFF,          0}, /* 82801CA (ICH3-S) */
		{0x248C, 0x58, 0x1A230000, 0x00000FFF,          0}, /* 82801CAM (ICH3-M) */
		{0x24C0, 0x58, 0x1BFF0000, 0x00000FFF,          0}, /* 82801DB/DBL (ICH4/ICH4-L) */
		{0x24CC, 0x58, 0x1A030000, 0x00000FFF,          0}, /* 82801DBM (ICH4-M) */
		{0x24D0, 0x58, 0x1BFF0000, 0x00030305,          0}, /* 82801EB/ER (ICH5/ICH5R) */
		{0x2640, 0x48, 0x1BFF0000, 0x00030307,          0}, /* 82801FB/FR (ICH6/ICH6R) */
		{0x2641, 0x48, 0x1BFF0000, 0x00030307,          0}, /* 82801FBM (ICH6M) */
		{0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF,          0}, /* 82801GB/GR (ICH7 Family) */
		{0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE,          0}, /* 82801GBM (ICH7-M) */
		{0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE,          0}, /* 82801GHM (ICH7-M DH) */
		{0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HB/HR (ICH8/R) */
		{0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HBM (ICH8M-E) */
		{0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HH (ICH8DH) */
		{0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HO (ICH8DO) */
		{0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HEM (ICH8M) */
		{0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IH (ICH9DH) */
		{0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IO (ICH9DO) */
		{0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IR (ICH9R) */
		{0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IEM (ICH9M-E) */
		{0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IB (ICH9) */
		{0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IBM (ICH9M) */
		{0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
		{0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
		{0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
		{0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
		{0, 0, 0, 0, 0} /* end marker */
	};

827
	struct pci_dev *dev;
828 829 830 831 832
	uint16_t base;
	uint32_t tmp;
	int i, allowed;

	/* First, look for a known LPC bridge */
833
	for (dev = pacc->devices; dev; dev = dev->next) {
834 835 836
		uint16_t device_class;
		/* libpci before version 2.2.4 does not store class info. */
		device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
837
		if ((dev->vendor_id == 0x8086) &&
838
		    (device_class == 0x0601)) { /* ISA Bridge */
839 840 841 842 843 844 845 846
			/* Is this device in our list? */
			for (i = 0; intel_ich_gpio_table[i].id; i++)
				if (dev->device_id == intel_ich_gpio_table[i].id)
					break;

			if (intel_ich_gpio_table[i].id)
				break;
		}
847
	}
848 849

	if (!dev) {
850
		msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
851 852 853
		return -1;
	}

854 855
	/* According to the datasheets, all Intel ICHs have the GPIO bar 5:1
	   strapped to zero. From some mobile ICH9 version on, this becomes
856 857 858 859 860 861 862 863 864 865 866 867
	   6:1. The mask below catches all. */
	base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;

	/* check whether the line is allowed */
	if (gpio < 32)
		allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
	else if (gpio < 64)
		allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
	else
		allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;

	if (!allowed) {
868
		msg_perr("\nERROR: This Intel LPC Bridge does not allow"
869 870 871
			" setting GPIO%02d\n", gpio);
		return -1;
	}
872

873
	msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
	       raise ? "Rais" : "Dropp", gpio);

	if (gpio < 32) {
		/* Set line to GPIO */
		tmp = INL(base);
		/* ICH/ICH0 multiplexes 27/28 on the line set. */
		if ((gpio == 28) &&
		    ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
			tmp |= 1 << 27;
		else
			tmp |= 1 << gpio;
		OUTL(tmp, base);

		/* As soon as we are talking to ICH8 and above, this register
		   decides whether we can set the gpio or not. */
		if (dev->device_id > 0x2800) {
			tmp = INL(base);
			if (!(tmp & (1 << gpio))) {
892
				msg_perr("\nERROR: This Intel LPC Bridge"
893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923
					" does not allow setting GPIO%02d\n",
					gpio);
				return -1;
			}
		}

		/* Set GPIO to OUTPUT */
		tmp = INL(base + 0x04);
		tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x04);

		/* Raise GPIO line */
		tmp = INL(base + 0x0C);
		if (raise)
			tmp |= 1 << gpio;
		else
			tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x0C);
	} else if (gpio < 64) {
		gpio -= 32;

		/* Set line to GPIO */
		tmp = INL(base + 0x30);
		tmp |= 1 << gpio;
		OUTL(tmp, base + 0x30);

		/* As soon as we are talking to ICH8 and above, this register
		   decides whether we can set the gpio or not. */
		if (dev->device_id > 0x2800) {
			tmp = INL(base + 30);
			if (!(tmp & (1 << gpio))) {
924
				msg_perr("\nERROR: This Intel LPC Bridge"
925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952
					" does not allow setting GPIO%02d\n",
					gpio + 32);
				return -1;
			}
		}

		/* Set GPIO to OUTPUT */
		tmp = INL(base + 0x34);
		tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x34);

		/* Raise GPIO line */
		tmp = INL(base + 0x38);
		if (raise)
			tmp |= 1 << gpio;
		else
			tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x38);
	} else {
		gpio -= 64;

		/* Set line to GPIO */
		tmp = INL(base + 0x40);
		tmp |= 1 << gpio;
		OUTL(tmp, base + 0x40);

		tmp = INL(base + 40);
		if (!(tmp & (1 << gpio))) {
953
			msg_perr("\nERROR: This Intel LPC Bridge does "
954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970
				"not allow setting GPIO%02d\n", gpio + 64);
			return -1;
		}

		/* Set GPIO to OUTPUT */
		tmp = INL(base + 0x44);
		tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x44);

		/* Raise GPIO line */
		tmp = INL(base + 0x48);
		if (raise)
			tmp |= 1 << gpio;
		else
			tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x48);
	}
971 972 973 974 975

	return 0;
}

/**
976
 * Suited for Abit IP35: Intel P35 + ICH9R.
977
 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
978
 */
979
static int intel_ich_gpio16_raise(const char *name)
980
{
981
	return intel_ich_gpio_set(16, 1);
982 983
}

984 985 986 987 988 989 990 991
/**
 * Suited for ASUS A8JM: Intel 945 + ICH7
 */
static int intel_ich_gpio34_raise(const char *name)
{
	return intel_ich_gpio_set(34, 1);
}

992
/**
993
 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
994
 */
995
static int intel_ich_gpio19_raise(const char *name)
996
{
997
	return intel_ich_gpio_set(19, 1);
998 999
}

Peter Stuge's avatar
Peter Stuge committed
1000
/**
1001
 * Suited for:
1002 1003 1004
 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5.
 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
Peter Stuge's avatar
Peter Stuge committed
1005
 */
1006
static int intel_ich_gpio21_raise(const char *name)
Peter Stuge's avatar
Peter Stuge committed
1007
{
1008
	return intel_ich_gpio_set(21, 1);
Peter Stuge's avatar
Peter Stuge committed
1009 1010
}

1011
/**
1012
 * Suited for:
1013 1014 1015
 *  - ASUS P4B266: socket478 + Intel 845D + ICH2.
 *  - ASUS P4B533-E: socket478 + 845E + ICH4
 *  - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
1016 1017
 */
static int intel_ich_gpio22_raise(const char *name)
1018
{
1019 1020
	return intel_ich_gpio_set(22, 1);
}
1021

1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
/**
 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
 */

static int board_hp_vl400(const char *name)
{
        int ret;
        ret = intel_ich_gpio_set(25, 1);	/* Master write enable ? */
        if (!ret)
                ret = pc87360_gpio_set(0x09, 1);	/* #WP ? */
        if (!ret)
                ret = pc87360_gpio_set(0x27, 1);	/* #TBL */
        return ret;
}

1037
/**
1038
 * Suited for:
1039
 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R.
1040
 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
1041 1042 1043 1044 1045
 */
static int intel_ich_gpio23_raise(const char *name)
{
	return intel_ich_gpio_set(23, 1);
}
1046

1047 1048 1049 1050 1051 1052 1053 1054
/**
 * Suited for IBase MB899: i945GM + ICH7.
 */
static int intel_ich_gpio26_raise(const char *name)
{
	return intel_ich_gpio_set(26, 1);
}

1055 1056 1057 1058 1059 1060
/**
 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
 */
static int board_acorp_6a815epd(const char *name)
{
	int ret;
1061

1062 1063 1064 1065
	/* Lower Blocks Lock -- pin 7 of PLCC32 */
	ret = intel_ich_gpio_set(22, 1);
	if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
		ret = intel_ich_gpio_set(23, 1);
1066

1067 1068
	return ret;
}
1069

1070 1071 1072 1073 1074 1075
/**
 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
 */
static int board_kontron_986lcd_m(const char *name)
{
	int ret;
1076

1077 1078 1079
	ret = intel_ich_gpio_set(34, 1); /* #TBL */
	if (!ret)
		ret = intel_ich_gpio_set(35, 1); /* #WP */
1080

1081
	return ret;
1082 1083
}

Luc Verhaegen's avatar
Luc Verhaegen committed
1084 1085 1086
/**
 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
 */
1087
static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen's avatar
Luc Verhaegen committed
1088
{
1089
	struct pci_dev *dev;
Luc Verhaegen's avatar
Luc Verhaegen committed
1090
	uint32_t base;
1091
	uint32_t tmp;
Luc Verhaegen's avatar
Luc Verhaegen committed
1092 1093 1094 1095

	/* VT82C686 Power management */
	dev = pci_dev_find(0x1106, 0x3057);
	if (!dev) {
1096
		msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen's avatar
Luc Verhaegen committed
1097 1098 1099
		return -1;
	}

1100
	msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
1101 1102 1103
	       raise ? "Rais" : "Dropp", gpio);

	/* select GPO function on multiplexed pins */
Luc Verhaegen's avatar
Luc Verhaegen committed
1104
	tmp = pci_read_byte(dev, 0x54);
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
	switch(gpio)
	{
		case 0:
			tmp &= ~0x03;
			break;
		case 1:
			tmp |= 0x04;
			break;
		case 2:
			tmp |= 0x08;
			break;
		case 3:
			tmp |= 0x10;
			break;
	}
Luc Verhaegen's avatar
Luc Verhaegen committed
1120 1121 1122 1123 1124 1125
	pci_write_byte(dev, 0x54, tmp);

	/* PM IO base */
	base = pci_read_long(dev, 0x48) & 0x0000FF00;

	/* Drop GPO0 */
1126 1127 1128 1129 1130 1131
	tmp = INL(base + 0x4C);
	if (raise)
		tmp |= 1U << gpio;
	else
		tmp &= ~(1U << gpio);
	OUTL(tmp, base + 0x4C);
Luc Verhaegen's avatar
Luc Verhaegen committed
1132 1133 1134 1135

	return 0;
}

1136
/**
1137
 * Suited for Abit VT6X4: Pro133x + VT82C686A
1138 1139 1140 1141 1142 1143
 */
static int via_apollo_gpo4_lower(const char *name)
{
	return via_apollo_gpo_set(4, 0);
}

1144 1145 1146 1147 1148 1149 1150 1151
/**
 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
 */
static int via_apollo_gpo0_lower(const char *name)
{
	return via_apollo_gpo_set(0, 0);
}

1152 1153 1154 1155 1156 1157 1158
/**
 * Enable some GPIO pin on SiS southbridge.
 * Suited for MSI 651M-L: SiS651 / SiS962
 */
static int board_msi_651ml(const char *name)
{
    	struct pci_dev *dev;
1159
	uint16_t base, temp;
1160 1161 1162

	dev = pci_dev_find(0x1039, 0x0962);
	if (!dev) {
1163
		msg_perr("Expected south bridge not found\n");
1164 1165 1166 1167 1168 1169 1170
		return 1;
	}

	/* Registers 68 and 64 seem like bitmaps */
	base = pci_read_word(dev, 0x74);
	temp = INW(base + 0x68);
	temp &= ~(1 << 0);		/* Make pin output? */
1171
	OUTW(temp, base + 0x68);
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181

	temp = INW(base + 0x64);
	temp |= (1 << 0);		/* Raise output? */
	OUTW(temp, base + 0x64);

	w836xx_memw_enable(0x2E);

	return 0;
}

1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
/**
 * Find the runtime registers of an SMSC Super I/O, after verifying its
 * chip ID.
 *
 * Returns the base port of the runtime register block, or 0 on error.
 */
static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
                                  uint8_t logical_device)
{
	uint16_t rt_port = 0;

	/* Verify the chip ID. */
Uwe Hermann's avatar
Uwe Hermann committed
1194
	OUTB(0x55, sio_port);  /* Enable configuration. */
1195
	if (sio_read(sio_port, 0x20) != chip_id) {
1196
		msg_perr("\nERROR: SMSC Super I/O not found.\n");
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
		goto out;
	}

	/* If the runtime block is active, get its address. */
	sio_write(sio_port, 0x07, logical_device);
	if (sio_read(sio_port, 0x30) & 1) {
		rt_port = (sio_read(sio_port, 0x60) << 8)
		          | sio_read(sio_port, 0x61);
	}

	if (rt_port == 0) {
1208
		msg_perr("\nERROR: "
1209 1210 1211
			"Super I/O runtime interface not available.\n");
	}
out:
Uwe Hermann's avatar
Uwe Hermann committed
1212
	OUTB(0xaa, sio_port);  /* Disable configuration. */
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
	return rt_port;
}

/**
 * Disable write protection on the Mitac 6513WU.  WP# on the FWH is
 * connected to GP30 on the Super I/O, and TBL# is always high.
 */
static int board_mitac_6513wu(const char *name)
{
	struct pci_dev *dev;
	uint16_t rt_port;
	uint8_t val;

	dev = pci_dev_find(0x8086, 0x2410);	/* Intel 82801AA ISA bridge */
	if (!dev) {
1228
		msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
1229 1230 1231
		return -1;
	}

Uwe Hermann's avatar
Uwe Hermann committed
1232
	rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
1233 1234 1235 1236 1237
	if (rt_port == 0)
		return -1;

	/* Configure the GPIO pin. */
	val = INB(rt_port + 0x33);  /* GP30 config */
Uwe Hermann's avatar
Uwe Hermann committed
1238
	val &= ~0x87;               /* Output, non-inverted, GPIO, push/pull */
1239 1240 1241 1242
	OUTB(val, rt_port + 0x33);

	/* Disable write protection. */
	val = INB(rt_port + 0x4d);  /* GP3 values */
Uwe Hermann's avatar
Uwe Hermann committed
1243
	val |= 0x01;                /* Set GP30 high. */
1244 1245 1246 1247 1248
	OUTB(val, rt_port + 0x4d);

	return 0;
}

Luc Verhaegen's avatar
Luc Verhaegen committed
1249
/**
1250
 * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A
Luc Verhaegen's avatar
Luc Verhaegen committed
1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
 */
static int board_asus_a7v8x(const char *name)
{
	uint16_t id, base;
	uint8_t tmp;

	/* find the IT8703F */
	w836xx_ext_enter(0x2E);
	id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
	w836xx_ext_leave(0x2E);

	if (id != 0x8701) {
1263
		msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen's avatar
Luc Verhaegen committed
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
		return -1;
	}

	/* Get the GP567 IO base */
	w836xx_ext_enter(0x2E);
	sio_write(0x2E, 0x07, 0x0C);
	base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
	w836xx_ext_leave(0x2E);

	if (!base) {
1274
		msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen's avatar
Luc Verhaegen committed
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
			" Base.\n");
		return -1;
	}

	/* Raise GP51. */
	tmp = INB(base);
	tmp |= 0x02;
	OUTB(tmp, base);

	return 0;
}

Luc Verhaegen's avatar
Luc Verhaegen committed
1287 1288 1289 1290
/*
 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
 * There is only some limited checking on the port numbers.
 */
1291
static int it8712f_gpio_set(unsigned int line, int raise)
Luc Verhaegen's avatar
Luc Verhaegen committed
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
{
	unsigned int port;
	uint16_t id, base;
	uint8_t tmp;

	port = line / 10;
	port--;
	line %= 10;

	/* Check line */
	if ((port > 4) || /* also catches unsigned -1 */
	    ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
1304
	    msg_perr("\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
Luc Verhaegen's avatar
Luc Verhaegen committed
1305 1306 1307 1308 1309 1310 1311 1312 1313
	    return -1;
	}

	/* find the IT8712F */
	enter_conf_mode_ite(0x2E);
	id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
	exit_conf_mode_ite(0x2E);

	if (id != 0x8712) {
1314
		msg_perr("\nERROR: IT8712F Super I/O not found.\n");
Luc Verhaegen's avatar
Luc Verhaegen committed
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
		return -1;
	}

	/* Get the GPIO base */
	enter_conf_mode_ite(0x2E);
	sio_write(0x2E, 0x07, 0x07);
	base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
	exit_conf_mode_ite(0x2E);

	if (!base) {
1325
		msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
Luc Verhaegen's avatar
Luc Verhaegen committed
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
			" Base.\n");
		return -1;
	}

	/* set GPIO. */
	tmp = INB(base + port);
	if (raise)
	    tmp |= 1 << line;
	else
	    tmp &= ~(1 << line);
	OUTB(tmp, base + port);

	return 0;
}

/**
Russ Dill's avatar
Russ Dill committed
1342
 * Suited for:
1343 1344
 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen's avatar
Luc Verhaegen committed
1345
 */
Russ Dill's avatar
Russ Dill committed
1346
static int it8712f_gpio3_1_raise(const char *name)
Luc Verhaegen's avatar
Luc Verhaegen committed
1347 1348 1349 1350
{
	return it8712f_gpio_set(32, 1);
}

1351 1352
#endif

Uwe Hermann's avatar
Uwe Hermann committed
1353
/**
1354 1355 1356 1357 1358 1359
 * Below is the list of boards which need a special "board enable" code in
 * flashrom before their ROM chip can be accessed/written to.
 *
 * NOTE: Please add boards that _don't_ need such enables or don't work yet
 *       to the respective tables in print.c. Thanks!
 *
Uwe Hermann's avatar
Uwe Hermann committed
1360 1361 1362 1363
 * We use 2 sets of IDs here, you're free to choose which is which. This
 * is to provide a very high degree of certainty when matching a board on
 * the basis of subsystem/card IDs. As not every vendor handles
 * subsystem/card IDs in a sane manner.
1364
 *
1365
 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
1366 1367 1368 1369
 * NULLed if they don't identify the board fully and if you can't use DMI.
 * But please take care to provide an as complete set of pci ids as possible;
 * autodetection is the preferred behaviour and we would like to make sure that
 * matches are unique.
1370
 *
Michael Karcher's avatar
Michael Karcher committed
1371 1372
 * If PCI IDs are not sufficient for board matching, the match can be further
 * constrained by a string that has to be present in the DMI database for
1373
 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher's avatar
Michael Karcher committed
1374 1375 1376 1377
 * substring match, unless it is anchored to the beginning (with a ^ in front)
 * or the end (with a $ at the end). Both anchors may be specified at the
 * same time to match the full field.
 *
1378 1379 1380 1381 1382
 * When a board is matched through DMI, the first and second main PCI IDs
 * and the first subsystem PCI ID have to match as well. If you specify the
 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
 * subsystem ID of that device is indeed zero.
 *
1383 1384 1385 1386 1387 1388 1389
 * The coreboot ids are used two fold. When running with a coreboot firmware,
 * the ids uniquely matches the coreboot board identification string. When a
 * legacy bios is installed and when autodetection is not possible, these ids
 * can be used to identify the board through the -m command line argument.
 *
 * When a board is identified through its coreboot ids (in both cases), the
 * main pci ids are still required to match, as a safeguard.
1390 1391
 */

1392
/* Please keep this list alphabetically ordered by vendor/board name. */
1393
struct board_pciid_enable board_pciid_enables[] = {
1394

1395
	/* first pci-id set [4],          second pci-id set [4],          dmi identifier coreboot id [2],             vendor name    board name       max_rom_...  OK? flash enable */
1396
#if defined(__i386__) || defined(__x86_64__)
1397
	{0x10DE, 0x0547, 0x147B, 0x1C2F,  0x10DE, 0x0548, 0x147B, 0x1C2F, NULL,          NULL,         NULL,          "Abit",        "AN-M2",                 0,   NT, nvidia_mcp_gpio2_raise},
1398
	{0x8086, 0x2926, 0x147b, 0x1084,  0x11ab, 0x4364, 0x147b, 0x1084, NULL,          NULL,         NULL,          "Abit",        "IP35",                  0,   OK, intel_ich_gpio16_raise},
1399
	{0x8086, 0x2930, 0x147b, 0x1083,  0x10ec, 0x8167, 0x147b, 0x1083, NULL,          NULL,         NULL,          "Abit",        "IP35 Pro",              0,   OK, intel_ich_gpio16_raise},
1400
	{0x10de, 0x0050, 0x147b, 0x1c1a,       0,      0,      0,      0, NULL,          NULL,         NULL,          "Abit",        "KN8 Ultra",             0,   NT, nvidia_mcp_gpio2_lower},
1401
	{0x10de, 0x01e0, 0x147b, 0x1c00,  0x10de, 0x0060, 0x147B, 0x1c00, NULL,          NULL,         NULL,          "Abit",        "NF7-S",                 0,   OK, nvidia_mcp_gpio8_raise},
1402
	{0x1106, 0x0691,      0,      0,  0x1106, 0x3057,      0,      0, NULL,          "abit",       "vt6x4",       "Abit",        "VT6X4",                 0,   OK, via_apollo_gpo4_lower},
1403 1404
	{0x105a, 0x0d30, 0x105a, 0x4d33,  0x8086, 0x1130, 0x8086,      0, NULL,          NULL,         NULL,          "Acorp",       "6A815EPD",              0,   OK, board_acorp_6a815epd},
	{0x1022, 0x746B,      0,      0,       0,      0,      0,      0, NULL,          "AGAMI",      "ARUMA",       "agami",       "Aruma",                 0,   OK, w83627hf_gpio24_raise_2e},
1405
	{0x1106, 0x3177, 0x17F2, 0x3177,  0x1106, 0x3148, 0x17F2, 0x3148, NULL,          NULL,         NULL,          "Albatron",    "PM266A Pro",            0,   OK, w836xx_memw_enable_2e},
1406 1407 1408
	{0x1106, 0x3205, 0x1106, 0x3205,  0x10EC, 0x8139, 0xA0A0, 0x0477, NULL,          NULL,         NULL,          "AOpen",       "vKM400Am-S",            0,   OK, it8705f_write_enable_2e},
	{0x1022, 0x2090,      0,      0,  0x1022, 0x2080,      0,      0, NULL,          "artecgroup", "dbe61",       "Artec Group", "DBE61",                 0,   OK, board_artecgroup_dbe6x},
	{0x1022, 0x2090,      0,      0,  0x1022, 0x2080,      0,      0, NULL,          "artecgroup", "dbe62",       "Artec Group", "DBE62",                 0,   OK, board_artecgroup_dbe6x},
1409
	{0x8086, 0x24D4, 0x1849, 0x24D0,  0x8086, 0x24D5, 0x1849, 0x9739, NULL,          NULL,         NULL,          "ASRock",      "P4i65GV",               0,   OK, intel_ich_gpio23_raise},
Russ Dill's avatar
Russ Dill committed
1410
	{0x1106, 0x3189, 0x1043, 0x807F,  0x1106, 0x3065, 0x1043, 0x80ED, NULL,          NULL,         NULL,          "ASUS",        "A7V600-X",              0,   OK, it8712f_gpio3_1_raise},
1411
	{0x1106, 0x3177, 0x1043, 0x80A1,  0x1106, 0x3205, 0x1043, 0x8118, NULL,          NULL,         NULL,          "ASUS",        "A7V8X-MX SE",           0,   OK, w836xx_memw_enable_2e},
1412
	{0x1106, 0x3189, 0x1043, 0x807F,  0x1106, 0x3177, 0x1043, 0x808C, NULL,          NULL,         NULL,          "ASUS",        "A7V8X",                 0,   OK, board_asus_a7v8x},
Russ Dill's avatar
Russ Dill committed
1413
	{0x1106, 0x3189, 0x1043, 0x807F,  0x1106, 0x3177, 0x1043, 0x80A1, NULL,          NULL,         NULL,          "ASUS",        "A7V8X-X",               0,   OK, it8712f_gpio3_1_raise},
1414
	{0x8086, 0x27A0, 0x1043, 0x1287,  0x8086, 0x27DF, 0x1043, 0x1287, "^A8J",        NULL,         NULL,          "ASUS",        "A8JM",                  0,   NT, intel_ich_gpio34_raise},
1415
	{0x10DE, 0x0260, 0x103c, 0x2a3e,  0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI",      NULL,         NULL,          "ASUS",        "A8N-LA",                0,   NT, nvidia_mcp_gpio0_raise},
1416
	{0x10DE, 0x005E, 0x1043, 0x815A,  0x10DE, 0x0054, 0x1043, 0x815A, NULL,          NULL,         NULL,          "ASUS",        "A8N",                   0,   NT, board_shuttle_fn25},
1417
	{0x10DE, 0x0264, 0x1043, 0x81C0,  0x10DE, 0x0260, 0x1043, 0x81C0, NULL,          NULL,         NULL,          "ASUS",        "M2NBP-VM CSM",          0,   OK, nvidia_mcp_gpio0_raise},
1418 1419
	{0x1106, 0x1336, 0x1043, 0x80ed,  0x1106, 0x3288, 0x1043, 0x8249, NULL,          NULL,         NULL,          "ASUS",        "M2V-MX",                0,   OK, via_vt823x_gpio5_raise},
	{0x8086, 0x1A30, 0x1043, 0x8025,  0x8086, 0x244B, 0x104D, 0x80F0, NULL,          NULL,         NULL,          "ASUS",        "P4B266-LM",             0,   OK, intel_ich_gpio21_raise},
1420
	{0x8086, 0x1a30, 0x1043, 0x8070,  0x8086, 0x244b, 0x1043, 0x8028, NULL,          NULL,         NULL,          "ASUS",        "P4B266",                0,   OK, intel_ich_gpio22_raise},
1421
	{0x8086, 0x1A30, 0x1043, 0x8088,  0x8086, 0x24C3, 0x1043, 0x8089, NULL,          NULL,         NULL,          "ASUS",        "P4B533-E",              0,   NT, intel_ich_gpio22_raise},
1422
	{0x8086, 0x24D3, 0x1043, 0x80A6,  0x8086, 0x2578, 0x1043, 0x80F6, NULL,          NULL,         NULL,          "ASUS",        "P4C800-E Deluxe",       0,   OK, intel_ich_gpio21_raise},
1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
	{0x8086, 0x2570, 0x1043, 0x80F2,  0x105A, 0x3373, 0x1043, 0x80F5, NULL,          NULL,         NULL,          "ASUS",        "P4P800-E Deluxe",       0,   OK, intel_ich_gpio21_raise},
	{0x10B9, 0x1541,      0,      0,  0x10B9, 0x1533,      0,      0, "^P5A$",       "asus",       "p5a",         "ASUS",        "P5A",                   0,   OK, board_asus_p5a},
	{0x10DE, 0x0030, 0x1043, 0x818a,  0x8086, 0x100E, 0x1043, 0x80EE, NULL,          NULL,         NULL,          "ASUS",        "P5ND2-SLI Deluxe",      0,   OK, nvidia_mcp_gpio10_raise},
	{0x1106, 0x3149, 0x1565, 0x3206,  0x1106, 0x3344, 0x1565, 0x1202, NULL,          NULL,         NULL,          "Biostar",     "P4M80-M4",              0,   OK, it8705f_write_enable_2e},
	{0x8086, 0x3590, 0x1028, 0x016c,  0x1000, 0x0030, 0x1028, 0x016c, NULL,          NULL,         NULL,          "Dell",        "PowerEdge 1850",        0,   OK, intel_ich_gpio23_raise},
	{0x1039, 0x5513, 0x1019, 0x0A41,  0x1039, 0x0018,      0,      0, NULL,          NULL,         NULL,          "Elitegroup",  "K7S6A",                 0,   OK, it8705f_write_enable_2e},
	{0x1106, 0x3038, 0x1019, 0x0996,  0x1106, 0x3177, 0x1019, 0x0996, NULL,          NULL,         NULL,          "Elitegroup",  "K7VTA3",                256, OK, it8705f_write_enable_2e},
	{0x1106, 0x3177, 0x1106, 0x3177,  0x1106, 0x3059, 0x1695, 0x3005, NULL,          NULL,         NULL,          "EPoX",        "EP-8K5A2",              0,   OK, w836xx_memw_enable_2e},
	{0x10EC, 0x8139, 0x1695, 0x9001,  0x11C1, 0x5811, 0x1695, 0x9015, NULL,          NULL,         NULL,          "EPoX",        "EP-8RDA3+",             0,   OK, nvidia_mcp_gpio31_raise},
	{0x8086, 0x7110,      0,      0,  0x8086, 0x7190,      0,      0, NULL,          "epox",       "ep-bx3",      "EPoX",        "EP-BX3",                0,   OK, board_epox_ep_bx3},
	{0x1106, 0x3227, 0x1458, 0x5001,  0x10ec, 0x8139, 0x1458, 0xe000, NULL,          NULL,         NULL,          "GIGABYTE",    "GA-7VT600",             0,   OK, it8705f_write_enable_2e},
1434
	{0x1106, 0x0686, 0x1106, 0x0686,  0x1106, 0x3058, 0x1458, 0xa000, NULL,          NULL,         NULL,          "GIGABYTE",    "GA-7ZM",                512, OK, NULL},
1435 1436 1437
	{0x10DE, 0x0050, 0x1458, 0x0C11,  0x10DE, 0x005e, 0x1458, 0x5000, NULL,          NULL,         NULL,          "GIGABYTE",    "GA-K8N-SLI",            0,   OK, nvidia_mcp_gpio21_raise},
	{0x1166, 0x0223, 0x103c, 0x320d,  0x102b, 0x0522, 0x103c, 0x31fa, NULL,          "hp",         "dl145_g3",    "HP",          "DL145 G3",              0,   OK, board_hp_dl145_g3_enable},
	{0x8086, 0x2415, 0x103c, 0x1249,  0x10b7, 0x9200, 0x103c, 0x1246, NULL,          NULL,         NULL,          "HP",          "Vectra VL400",          0,   OK, board_hp_vl400}, 
1438
	{0x8086, 0x1a30, 0x103c, 0x1a30,  0x8086, 0x2443, 0x103c, 0x2440, "^VL420$",     NULL,         NULL,          "HP",          "VL420 SFF",             0,   OK, intel_ich_gpio22_raise},
1439
	{0x8086, 0x27A0,      0,      0,  0x8086, 0x27B9,      0,      0, NULL,          "ibase",      "mb899",       "iBASE",       "MB899",                 0,   NT, intel_ich_gpio26_raise},
1440 1441
	{0x1166, 0x0205, 0x1014, 0x0347,  0x1002, 0x515E, 0x1014, 0x0325, NULL,          NULL,         NULL,          "IBM",         "x3455",                 0,   OK, board_ibm_x3455},
	{0x1039, 0x5513, 0x8086, 0xd61f,  0x1039, 0x6330, 0x8086, 0xd61f, NULL,          NULL,         NULL,          "Intel",       "D201GLY",               0,   OK, wbsio_check_for_spi},
1442
	{0x8086, 0x7190,      0,      0,  0x8086, 0x7110,      0,      0, "^SE440BX-2$", NULL,         NULL,          "Intel",       "SE440BX-2",             0,   NT, intel_piix4_gpo27_lower},
1443
	{0x1022, 0x7468,      0,      0,       0,      0,      0,      0, NULL,          "iwill",      "dk8_htx",     "IWILL",       "DK8-HTX",               0,   OK, w83627hf_gpio24_raise_2e},
1444
	{0x8086, 0x27A0, 0x8086, 0x27a0,  0x8086, 0x27b8, 0x8086, 0x27b8, NULL,          "kontron",    "986lcd-m",    "Kontron",     "986LCD-M",              0,   OK, board_kontron_986lcd_m},
1445
	{0x8086, 0x2411, 0x8086, 0x2411,  0x8086, 0x7125, 0x0e11, 0xb165, NULL,          NULL,         NULL,          "Mitac",       "6513WU",                0,   OK, board_mitac_6513wu},
1446
	{0x10DE, 0x005E, 0x1462, 0x7125,  0x10DE, 0x0052, 0x1462, 0x7125, NULL,          NULL,         NULL,          "MSI",         "K8N Neo4-F",            0,   OK, nvidia_mcp_gpio2_raise},
1447 1448 1449 1450 1451 1452
	{0x13f6, 0x0111, 0x1462, 0x5900,  0x1106, 0x3177, 0x1106,      0, NULL,          NULL,         NULL,          "MSI",         "MS-6590 (KT4 Ultra)",   0,   OK, board_msi_kt4v},
	{0x1106, 0x3149, 0x1462, 0x7094,  0x10ec, 0x8167, 0x1462, 0x094c, NULL,          NULL,         NULL,          "MSI",         "MS-6702E (K8T Neo2-F)", 0,   OK, w83627thf_gpio4_4_raise_2e},
	{0x1106, 0x0571, 0x1462, 0x7120,  0x1106, 0x3065, 0x1462, 0x7120, NULL,          NULL,         NULL,          "MSI",         "MS-6712 (KT4V)",        0,   OK, board_msi_kt4v},
	{0x1039, 0x7012, 0x1462, 0x0050,  0x1039, 0x6325, 0x1462, 0x0058, NULL,          NULL,         NULL,          "MSI",         "MS-7005 (651M-L)",      0,   OK, board_msi_651ml},
	{0x8086, 0x2658, 0x1462, 0x7046,  0x1106, 0x3044, 0x1462, 0x046d, NULL,          NULL,         NULL,          "MSI",         "MS-7046",               0,   OK, intel_ich_gpio19_raise},
	{0x10DE, 0x005E, 0x1462, 0x7135,  0x10DE, 0x0050, 0x1462, 0x7135, NULL,          "msi",        "k8n-neo3",    "MSI",         "MS-7135 (K8N Neo3)",    0,   OK, w83627thf_gpio4_4_raise_4e},
1453
	{0x10DE, 0x0270, 0x1462, 0x7207,  0x10DE, 0x0264, 0x1462, 0x7207, NULL,          NULL,         NULL,          "MSI",         "MS-7207 (K8N GM2-L)",   0,   NT, nvidia_mcp_gpio2_raise},
Michael Karcher's avatar
Michael Karcher committed
1454
	{0x1011, 0x0019, 0xaa55, 0xaa55,  0x8086, 0x7190,      0,      0, NULL,          NULL,         NULL,          "Nokia",       "IP530",                 0,   OK, fdc37b787_gpio50_raise_3f0},
1455 1456 1457
	{0x1106, 0x3099,      0,      0,  0x1106, 0x3074,      0,      0, NULL,          "shuttle",    "ak31",        "Shuttle",     "AK31",                  0,   OK, w836xx_memw_enable_2e},
	{0x1106, 0x3104, 0x1297, 0xa238,  0x1106, 0x3059, 0x1297, 0xc063, NULL,          NULL,         NULL,          "Shuttle",     "AK38N",                 256, OK, it8705f_write_enable_2e},
	{0x10DE, 0x0050, 0x1297, 0x5036,  0x1412, 0x1724, 0x1297, 0x5036, NULL,          NULL,         NULL,          "Shuttle",     "FN25",                  0,   OK, board_shuttle_fn25},
1458
	{0x1106, 0x3038, 0x0925, 0x1234,  0x1106, 0x3058, 0x15DD, 0x7609, NULL,          NULL,         NULL,          "Soyo",        "SY-7VCA",               0,   OK, via_apollo_gpo0_lower},
1459
	{0x1106, 0x3038, 0x0925, 0x1234,  0x1106, 0x0596, 0x1106,      0, NULL,          NULL,         NULL,          "Tekram",      "P6Pro-A5",              256, OK, NULL},
1460
	{0x1106, 0x3123, 0x1106, 0x3123,  0x1106, 0x3059, 0x1106, 0x4161, NULL,          NULL,         NULL,          "Termtek",     "TK-3370 (Rev:2.5B)",    0,   OK, w836xx_memw_enable_4e},
1461
	{0x8086, 0x1076, 0x8086, 0x1176,  0x1106, 0x3059, 0x10f1, 0x2498, NULL,          NULL,         NULL,          "Tyan",        "S2498 (Tomcat K7M)",    0,   OK, w836xx_memw_enable_2e},
1462 1463
	{0x1106, 0x3177, 0x1106, 0xAA01,  0x1106, 0x3123, 0x1106, 0xAA01, NULL,          NULL,         NULL,          "VIA",         "EPIA M/MII/...",        0,   OK, via_vt823x_gpio15_raise},
	{0x1106, 0x0259, 0x1106, 0x3227,  0x1106, 0x3065, 0x1106, 0x3149, NULL,          NULL,         NULL,          "VIA",         "EPIA-N/NL",             0,   OK, via_vt823x_gpio9_raise},
1464
#endif
1465
	{     0,      0,      0,      0,       0,      0,      0,      0, NULL,          NULL,         NULL,          NULL,          NULL,                    0,   NT, NULL}, /* end marker */
1466 1467
};

Uwe Hermann's avatar
Uwe Hermann committed
1468
/**
Stefan Reinauer's avatar
Stefan Reinauer committed
1469
 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermann's avatar
Uwe Hermann committed
1470
 * Require main PCI IDs to match too as extra safety.
1471
 */
1472 1473
static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
							    const char *part)
1474
{
1475
	struct board_pciid_enable *board = board_pciid_enables;
1476
	struct board_pciid_enable *partmatch = NULL;
1477

1478
	for (; board->vendor_name; board++) {
1479 1480
		if (vendor && (!board->lb_vendor
			       || strcasecmp(board->lb_vendor, vendor)))
1481
			continue;
1482

1483
		if (!board->lb_part || strcasecmp(board->lb_part, part))
1484
			continue;
1485

1486 1487
		if (!pci_dev_find(board->first_vendor, board->first_device))
			continue;
1488

1489
		if (board->second_vendor &&
1490
		    !pci_dev_find(board->second_vendor, board->second_device))
1491
			continue;
1492 1493 1494 1495 1496 1497

		if (vendor)
			return board;

		if (partmatch) {
			/* a second entry has a matching part name */
1498 1499
			msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
			msg_pinfo("At least vendors '%s' and '%s' match.\n",
1500
			       partmatch->lb_vendor, board->lb_vendor);
1501
			msg_perr("Please use the full -m vendor:part syntax.\n");
1502 1503 1504
			return NULL;
		}
		partmatch = board;
1505
	}
1506

1507 1508 1509
	if (partmatch)
		return partmatch;

1510 1511 1512 1513 1514
	if (!partvendor_from_cbtable) {
		/* Only warn if the mainboard type was not gathered from the
		 * coreboot table. If it was, the coreboot implementor is
		 * expected to fix flashrom, too.
		 */
1515
		msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
1516 1517
		       vendor, part);
	}
1518
	return NULL;
1519 1520
}

Uwe Hermann's avatar
Uwe Hermann committed
1521 1522 1523
/**
 * Match boards on PCI IDs and subsystem IDs.
 * Second set of IDs can be main only or missing completely.
1524 1525 1526
 */
static struct board_pciid_enable *board_match_pci_card_ids(void)
{
1527 1528
	struct board_pciid_enable *board = board_pciid_enables;

1529
	for (; board->vendor_name; board++) {
1530 1531
		if ((!board->first_card_vendor || !board->first_card_device) &&
		      !board->dmi_pattern)
1532 1533 1534
			continue;

		if (!pci_card_find(board->first_vendor, board->first_device,
1535 1536
				   board->first_card_vendor,
				   board->first_card_device))
1537 1538 1539 1540 1541
			continue;

		if (board->second_vendor) {
			if (board->second_card_vendor) {
				if (!pci_card_find(board->second_vendor,
1542 1543 1544
						   board->second_device,
						   board->second_card_vendor,
						   board->second_card_device))
1545 1546 1547
					continue;
			} else {
				if (!pci_dev_find(board->second_vendor,
1548
						  board->second_device))
1549 1550 1551 1552
					continue;
			}
		}

Michael Karcher's avatar
Michael Karcher committed
1553 1554
		if (board->dmi_pattern) {
			if (!has_dmi_support) {
1555
				msg_perr("WARNING: Can't autodetect %s %s,"
Michael Karcher's avatar
Michael Karcher committed
1556 1557 1558 1559 1560 1561 1562 1563 1564
				       " DMI info unavailable.\n",
				       board->vendor_name, board->board_name);
				continue;
			} else {
				if (!dmi_match(board->dmi_pattern))
					continue;
			}
		}

1565 1566 1567 1568
		return board;
	}

	return NULL;
1569 1570
}

1571
int board_flash_enable(const char *vendor, const char *part)
1572
{
1573 1574
	struct board_pciid_enable *board = NULL;
	int ret = 0;
1575

1576
	if (part)
Stefan Reinauer's avatar
Stefan Reinauer committed
1577
		board = board_match_coreboot_name(vendor, part);
1578

1579 1580
	if (!board)
		board = board_match_pci_card_ids();
1581

1582
        if (board && board->status == NT) {
1583
                if (!force_boardenable) {
1584
                        msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
1585 1586 1587 1588
                               "code has not been tested, and thus will not not be executed by default.\n"
                               "Depending on your hardware environment, erasing, writing or even probing\n"
                               "can fail without running the board specific code.\n\n"
                               "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
1589
                               "\"internal programmer\") for details.\n",
1590 1591
                               board->vendor_name, board->board_name);
                        board = NULL;
1592
                } else {
1593
                        msg_pinfo("NOTE: Running an untested board enable procedure.\n"
1594 1595
                               "Please report success/failure to flashrom@flashrom.org.\n");
		}
1596 1597
        }

1598
	if (board) {
1599 1600 1601 1602
		if (board->max_rom_decode_parallel)
			max_rom_decode.parallel =
				board->max_rom_decode_parallel * 1024;

1603
		if (board->enable != NULL) {
1604
			msg_pinfo("Disabling flash write protection for "
1605 1606
			       "board \"%s %s\"... ", board->vendor_name,
			       board->board_name);
1607

1608 1609
			ret = board->enable(board->vendor_name);
			if (ret)
1610
				msg_pinfo("FAILED!\n");
1611
			else
1612
				msg_pinfo("OK.\n");
1613
		}
1614
	}
1615

1616
	return ret;
1617
}