board_enable.c 59.7 KB
Newer Older
1
/*
2
 * This file is part of the flashrom project.
3
 *
4 5
 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
6
 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
7
 * Copyright (C) 2007 Carl-Daniel Hailfinger
8
 *
9 10 11
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
12
 *
13 14 15 16 17 18 19 20
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
21 22 23 24 25 26 27 28
 */

/*
 * Contains the board specific flash enables.
 */

#include <string.h>
#include "flash.h"
29
#include "programmer.h"
30

31
#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen's avatar
Luc Verhaegen committed
32
/*
Uwe Hermann's avatar
Uwe Hermann committed
33
 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen's avatar
Luc Verhaegen committed
34 35
 */
/* Enter extended functions */
36
void w836xx_ext_enter(uint16_t port)
37
{
38 39
	OUTB(0x87, port);
	OUTB(0x87, port);
Luc Verhaegen's avatar
Luc Verhaegen committed
40
}
41

Luc Verhaegen's avatar
Luc Verhaegen committed
42
/* Leave extended functions */
43
void w836xx_ext_leave(uint16_t port)
Luc Verhaegen's avatar
Luc Verhaegen committed
44
{
45
	OUTB(0xAA, port);
Luc Verhaegen's avatar
Luc Verhaegen committed
46 47
}

48 49
/* Generic Super I/O helper functions */
uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen's avatar
Luc Verhaegen committed
50
{
51 52
	OUTB(reg, port);
	return INB(port + 1);
Luc Verhaegen's avatar
Luc Verhaegen committed
53 54
}

55
void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen's avatar
Luc Verhaegen committed
56
{
57 58
	OUTB(reg, port);
	OUTB(data, port + 1);
Luc Verhaegen's avatar
Luc Verhaegen committed
59 60
}

61
void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen's avatar
Luc Verhaegen committed
62
{
63
	uint8_t tmp;
Luc Verhaegen's avatar
Luc Verhaegen committed
64

65 66 67
	OUTB(reg, port);
	tmp = INB(port + 1) & ~mask;
	OUTB(tmp | (data & mask), port + 1);
68 69
}

70 71 72 73 74 75 76 77 78 79 80 81 82
/* Not used yet. */
#if 0
static int enable_flash_decode_superio(void)
{
	int ret;
	uint8_t tmp;

	switch (superio.vendor) {
	case SUPERIO_VENDOR_NONE:
		ret = -1;
		break;
	case SUPERIO_VENDOR_ITE:
		enter_conf_mode_ite(superio.port);
83
		/* Enable flash mapping. Works for most old ITE style Super I/O. */
84 85 86 87 88 89 90
		tmp = sio_read(superio.port, 0x24);
		tmp |= 0xfc;
		sio_write(superio.port, 0x24, tmp);
		exit_conf_mode_ite(superio.port);
		ret = 0;
		break;
	default:
91
		msg_pdbg("Unhandled Super I/O type!\n");
92 93 94 95 96 97 98
		ret = -1;
		break;
	}
	return ret;
}
#endif

99
/*
Michael Karcher's avatar
Michael Karcher committed
100 101
 * SMSC FDC37B787: Raise GPIO50
 */
102
static int fdc37b787_gpio50_raise(uint16_t port)
Michael Karcher's avatar
Michael Karcher committed
103 104 105 106 107 108
{
	uint8_t id, val;

	OUTB(0x55, port);	/* enter conf mode */
	id = sio_read(port, 0x20);
	if (id != 0x44) {
109
		msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
Michael Karcher's avatar
Michael Karcher committed
110 111 112 113 114 115 116 117 118
		OUTB(0xAA, port); /* leave conf mode */
		return -1;
	}

	sio_write(port, 0x07, 0x08);	/* Select Aux I/O subdevice */

	val = sio_read(port, 0xC8);	/* GP50 */
	if ((val & 0x1B) != 0x10)	/* output, no invert, GPIO */
	{
119
		msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
Michael Karcher's avatar
Michael Karcher committed
120 121 122 123 124 125 126 127 128 129
		OUTB(0xAA, port);
		return -1;
	}

	sio_mask(port, 0xF9, 0x01, 0x01);

	OUTB(0xAA, port);		/* Leave conf mode */
	return 0;
}

130 131 132
/*
 * Suited for:
 *  - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
Michael Karcher's avatar
Michael Karcher committed
133
 */
134
static int fdc37b787_gpio50_raise_3f0(void)
Michael Karcher's avatar
Michael Karcher committed
135
{
136
	return fdc37b787_gpio50_raise(0x3f0);
Michael Karcher's avatar
Michael Karcher committed
137 138
}

Michael Karcher's avatar
Michael Karcher committed
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
struct winbond_mux {
	uint8_t reg;		/* 0 if the corresponding pin is not muxed */
	uint8_t data;		/* reg/data/mask may be directly ... */
	uint8_t mask;		/* ... passed to sio_mask */
};

struct winbond_port {
	const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
	uint8_t ldn;		/* LDN this GPIO register is located in */
	uint8_t enable_bit;	/* bit in 0x30 of that LDN to enable 
	                           the GPIO port */
	uint8_t base;		/* base register in that LDN for the port */
};

struct winbond_chip {
	uint8_t device_id;	/* reg 0x20 of the expected w83626x */
	uint8_t gpio_port_count;
	const struct winbond_port *port;
};


#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}

enum winbond_id {
	WINBOND_W83627HF_ID = 0x52,
164
	WINBOND_W83627EHF_ID = 0x88,
Michael Karcher's avatar
Michael Karcher committed
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
	WINBOND_W83627THF_ID = 0x82,
};

static const struct winbond_mux w83627hf_port2_mux[8] = {
	{0x2A, 0x01, 0x01},	/* or MIDI */
	{0x2B, 0x80, 0x80},	/* or SPI */
	{0x2B, 0x40, 0x40},	/* or SPI */
	{0x2B, 0x20, 0x20},	/* or power LED */
	{0x2B, 0x10, 0x10},	/* or watchdog */
	{0x2B, 0x08, 0x08},	/* or infra red */
	{0x2B, 0x04, 0x04},	/* or infra red */
	{0x2B, 0x03, 0x03}	/* or IRQ1 input */
};

static const struct winbond_port w83627hf[3] = {
	UNIMPLEMENTED_PORT,
	{w83627hf_port2_mux, 0x08, 0, 0xF0},
	UNIMPLEMENTED_PORT
};

185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
static const struct winbond_mux w83627ehf_port2_mux[8] = {
	{0x29, 0x06, 0x02},	/* or MIDI */
	{0x29, 0x06, 0x02},
	{0x24, 0x02, 0x00},	/* or SPI ROM interface */
	{0x24, 0x02, 0x00},
	{0x2A, 0x01, 0x01},	/* or keyboard/mouse interface */
	{0x2A, 0x01, 0x01},
	{0x2A, 0x01, 0x01},
	{0x2A, 0x01, 0x01}
};

static const struct winbond_port w83627ehf[6] = {
	UNIMPLEMENTED_PORT,
	{w83627ehf_port2_mux, 0x09, 0, 0xE3},
	UNIMPLEMENTED_PORT,
	UNIMPLEMENTED_PORT,
	UNIMPLEMENTED_PORT,
	UNIMPLEMENTED_PORT
};

Michael Karcher's avatar
Michael Karcher committed
205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
static const struct winbond_mux w83627thf_port4_mux[8] = {
	{0x2D, 0x01, 0x01},	/* or watchdog or VID level strap */
	{0x2D, 0x02, 0x02},	/* or resume reset */
	{0x2D, 0x04, 0x04},	/* or S3 input */
	{0x2D, 0x08, 0x08},	/* or PSON# */
	{0x2D, 0x10, 0x10},	/* or PWROK */
	{0x2D, 0x20, 0x20},	/* or suspend LED */
	{0x2D, 0x40, 0x40},	/* or panel switch input */
	{0x2D, 0x80, 0x80}	/* or panel switch output */
};

static const struct winbond_port w83627thf[5] = {
	UNIMPLEMENTED_PORT,	/* GPIO1 */
	UNIMPLEMENTED_PORT,	/* GPIO2 */
	UNIMPLEMENTED_PORT,	/* GPIO3 */
	{w83627thf_port4_mux, 0x09, 1, 0xF4},
	UNIMPLEMENTED_PORT	/* GPIO5 */
};

static const struct winbond_chip winbond_chips[] = {
	{WINBOND_W83627HF_ID,  ARRAY_SIZE(w83627hf),  w83627hf },
226
	{WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
Michael Karcher's avatar
Michael Karcher committed
227 228 229
	{WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
};

230 231 232 233 234
/*
 * Detects which Winbond Super I/O is responding at the given base address,
 * but takes no effort to make sure the chip is really a Winbond Super I/O.
 */
static const struct winbond_chip *winbond_superio_detect(uint16_t base)
235
{
Michael Karcher's avatar
Michael Karcher committed
236
	uint8_t chipid;
237
	const struct winbond_chip *chip = NULL;
Michael Karcher's avatar
Michael Karcher committed
238 239 240 241
	int i;

	w836xx_ext_enter(base);
	chipid = sio_read(base, 0x20);
242 243 244

	for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
		if (winbond_chips[i].device_id == chipid) {
Michael Karcher's avatar
Michael Karcher committed
245 246 247
			chip = &winbond_chips[i];
			break;
		}
248 249
	}

Michael Karcher's avatar
Michael Karcher committed
250 251 252 253
	w836xx_ext_leave(base);
	return chip;
}

254 255 256 257 258
/*
 * The chipid parameter goes away as soon as we have Super I/O matching in the
 * board enable table. The call to winbond_superio_detect() goes away as
 * soon as we have generic Super I/O detection code.
 */
Michael Karcher's avatar
Michael Karcher committed
259 260 261
static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
                            int pin, int raise)
{
262 263
	const struct winbond_chip *chip = NULL;
	const struct winbond_port *gpio;
Michael Karcher's avatar
Michael Karcher committed
264 265 266 267 268 269 270 271
	int port = pin / 10;
	int bit = pin % 10;

	chip = winbond_superio_detect(base);
	if (!chip) {
		msg_perr("\nERROR: No supported Winbond Super I/O found\n");
		return -1;
	}
272 273 274 275 276
	if (chip->device_id != chipid) {
		msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
		         "expected %x\n", chip->device_id, chipid);
		return -1;
	}
Michael Karcher's avatar
Michael Karcher committed
277 278 279 280 281 282 283
	if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
		msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
		         pin);
		return -1;
	}

	gpio = &chip->port[port - 1];
Luc Verhaegen's avatar
Luc Verhaegen committed
284

Michael Karcher's avatar
Michael Karcher committed
285 286 287
	if (gpio->ldn == 0) {
		msg_perr("\nERROR: GPIO%d is not supported yet on this"
		          " winbond chip\n", port);
288 289 290
		return -1;
	}

Michael Karcher's avatar
Michael Karcher committed
291
	w836xx_ext_enter(base);
Luc Verhaegen's avatar
Luc Verhaegen committed
292

293
	/* Select logical device. */
Michael Karcher's avatar
Michael Karcher committed
294
	sio_write(base, 0x07, gpio->ldn);
295

Michael Karcher's avatar
Michael Karcher committed
296 297
	/* Activate logical device. */
	sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
298

299
	/* Select GPIO function of that pin. */
Michael Karcher's avatar
Michael Karcher committed
300 301 302 303
	if (gpio->mux && gpio->mux[bit].reg)
		sio_mask(base, gpio->mux[bit].reg,
		         gpio->mux[bit].data, gpio->mux[bit].mask);

304
	sio_mask(base, gpio->base + 0, 0, 1 << bit);	/* Make pin output */
Michael Karcher's avatar
Michael Karcher committed
305 306 307 308
	sio_mask(base, gpio->base + 2, 0, 1 << bit);	/* Clear inversion */
	sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);

	w836xx_ext_leave(base);
309 310 311 312

	return 0;
}

313
/*
Michael Karcher's avatar
Michael Karcher committed
314 315 316 317 318 319
 * Winbond W83627HF: Raise GPIO24.
 *
 * Suited for:
 *  - Agami Aruma
 *  - IWILL DK8-HTX
 */
320
static int w83627hf_gpio24_raise_2e(void)
321
{
Michael Karcher's avatar
Michael Karcher committed
322
	return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
323 324
}

325
/*
Joshua Roys's avatar
Joshua Roys committed
326 327 328 329 330
 * Winbond W83627HF: Raise GPIO25.
 *
 * Suited for:
 *  - MSI MS-6577
 */
331
static int w83627hf_gpio25_raise_2e(void)
Joshua Roys's avatar
Joshua Roys committed
332 333 334 335
{
	return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
}

336
/*
337 338 339
 * Winbond W83627EHF: Raise GPIO24.
 *
 * Suited for:
340
 *  - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
341
 */
342
static int w83627ehf_gpio24_raise_2e(void)
343 344 345 346
{
	return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
}

347
/*
Michael Karcher's avatar
Michael Karcher committed
348
 * Winbond W83627THF: Raise GPIO 44.
349 350
 *
 * Suited for:
351
 *  - MSI K8T Neo2-F
352
 */
353
static int w83627thf_gpio44_raise_2e(void)
354
{
Michael Karcher's avatar
Michael Karcher committed
355
	return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
356 357
}

358
/*
Michael Karcher's avatar
Michael Karcher committed
359 360 361 362 363
 * Winbond W83627THF: Raise GPIO 44.
 *
 * Suited for:
 *  - MSI K8N Neo3
 */
364
static int w83627thf_gpio44_raise_4e(void)
365
{
Michael Karcher's avatar
Michael Karcher committed
366
	return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
367
}
368

369
/*
David Borg's avatar
David Borg committed
370
 * Enable MEMW# and set ROM size to max.
371
 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
372
 */
373
static void w836xx_memw_enable(uint16_t port)
374
{
375 376
	w836xx_ext_enter(port);
	if (!(sio_read(port, 0x24) & 0x02)) {	/* Flash ROM enabled? */
377
		/* Enable MEMW# and set ROM size select to max. (4M). */
378
		sio_mask(port, 0x24, 0x28, 0x28);
379
	}
380
	w836xx_ext_leave(port);
381 382
}

383
/*
384
 * Suited for:
385 386 387 388 389
 *  - EPoX EP-8K5A2: VIA KT333 + VT8235
 *  - Albatron PM266A Pro: VIA P4M266A + VT8235
 *  - Shuttle AK31 (all versions): VIA KT266 + VT8233
 *  - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
 *  - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
390
 */
391
static int w836xx_memw_enable_2e(void)
392
{
393
	w836xx_memw_enable(0x2E);
394

395
	return 0;
396 397
}

398
/*
399
 * Suited for:
400
 *  - Termtek TK-3370 (rev. 2.5b)
401
 */
402
static int w836xx_memw_enable_4e(void)
403 404 405 406 407 408
{
	w836xx_memw_enable(0x4E);

	return 0;
}

409
/*
410 411
 * Suited for all boards with ITE IT8705F.
 * The SIS950 Super I/O probably requires a similar flash write enable.
412
 */
413
int it8705f_write_enable(uint8_t port)
414
{
415 416 417
	uint8_t tmp;
	int ret = 0;

418
	enter_conf_mode_ite(port);
419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
	tmp = sio_read(port, 0x24);
	/* Check if at least one flash segment is enabled. */
	if (tmp & 0xf0) {
		/* The IT8705F will respond to LPC cycles and translate them. */
		buses_supported = CHIP_BUSTYPE_PARALLEL;
		/* Flash ROM I/F Writes Enable */
		tmp |= 0x04;
		msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
		if (tmp & 0x02) {
			/* The data sheet contradicts itself about max size. */
			max_rom_decode.parallel = 1024 * 1024;
			msg_pinfo("IT8705F with very unusual settings. Please "
				  "send the output of \"flashrom -V\" to \n"
				  "flashrom@flashrom.org to help us finish "
				  "support for your Super I/O. Thanks.\n");
			ret = 1;
		} else if (tmp & 0x08) {
			max_rom_decode.parallel = 512 * 1024;
		} else {
			max_rom_decode.parallel = 256 * 1024;
		}
		/* Safety checks. The data sheet is unclear here: Segments 1+3
		 * overlap, no segment seems to cover top - 1MB to top - 512kB.
		 * We assume that certain combinations make no sense.
		 */
		if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
		    (!(tmp & 0x10)) || /* 128 kB dis */
		    (!(tmp & 0x40))) { /*  256/512 kB dis */
			msg_perr("Inconsistent IT8705F decode size!\n");
			ret = 1;
		}
		if (sio_read(port, 0x25) != 0) {
			msg_perr("IT8705F flash data pins disabled!\n");
			ret = 1;
		}
		if (sio_read(port, 0x26) != 0) {
			msg_perr("IT8705F flash address pins 0-7 disabled!\n");
			ret = 1;
		}
		if (sio_read(port, 0x27) != 0) {
			msg_perr("IT8705F flash address pins 8-15 disabled!\n");
			ret = 1;
		}
		if ((sio_read(port, 0x29) & 0x10) != 0) {
			msg_perr("IT8705F flash write enable pin disabled!\n");
			ret = 1;
		}
		if ((sio_read(port, 0x29) & 0x08) != 0) {
			msg_perr("IT8705F flash chip select pin disabled!\n");
			ret = 1;
		}
		if ((sio_read(port, 0x29) & 0x04) != 0) {
			msg_perr("IT8705F flash read strobe pin disabled!\n");
			ret = 1;
		}
		if ((sio_read(port, 0x29) & 0x03) != 0) {
			msg_perr("IT8705F flash address pins 16-17 disabled!\n");
			/* Not really an error if you use flash chips smaller
			 * than 256 kByte, but such a configuration is unlikely.
			 */
			ret = 1;
		}
		msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
			max_rom_decode.parallel);
		if (ret) {
			msg_pinfo("Not enabling IT8705F flash write.\n");
		} else {
			sio_write(port, 0x24, tmp);
		}
	} else {
		msg_pdbg("No IT8705F flash segment enabled.\n");
		/* Not sure if this is an error or not. */
		ret = 0;
	}
493 494
	exit_conf_mode_ite(port);

495
	return ret;
496
}
497

498 499
static int pc87360_gpio_set(uint8_t gpio, int raise)
{
500 501 502 503 504
	static const int bankbase[] = {0, 4, 8, 10, 12};
	int gpio_bank = gpio / 8;
	int gpio_pin = gpio % 8;
	uint16_t baseport;
	uint8_t id, val;
505

506 507 508 509
	if (gpio_bank > 4) {
		msg_perr("PC87360: Invalid GPIO %d\n", gpio);
		return -1;
	}
510

511 512 513 514 515
	id = sio_read(0x2E, 0x20);
	if (id != 0xE1) {
		msg_perr("PC87360: unexpected ID %02x\n", id);
		return -1;
	}
516

517 518 519 520 521 522 523 524 525 526
	sio_write(0x2E, 0x07, 0x07);		/* Select GPIO device. */
	baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
	if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
		msg_perr("PC87360: invalid GPIO base address %04x\n",
			 baseport);
		return -1;
	}
	sio_mask (0x2E, 0x30, 0x01, 0x01);	/* Enable logical device. */
	sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
	sio_mask (0x2E, 0xF1, 0x01, 0x01);	/* Make pin output. */
527

528 529 530 531 532 533
	val = INB(baseport + bankbase[gpio_bank]);
	if (raise)
		val |= 1 << gpio_pin;
	else
		val &= ~(1 << gpio_pin);
	OUTB(val, baseport + bankbase[gpio_bank]);
534

535
	return 0;
536 537
}

538 539
/*
 * VIA VT823x: Set one of the GPIO pins.
540
 */
541
static int via_vt823x_gpio_set(uint8_t gpio, int raise)
542
{
543
	struct pci_dev *dev;
544
	uint16_t base;
David Bartley's avatar
David Bartley committed
545
	uint8_t val, bit, offset;
546

547 548 549 550 551 552 553
	dev = pci_dev_find_vendorclass(0x1106, 0x0601);
	switch (dev->device_id) {
	case 0x3177:	/* VT8235 */
	case 0x3227:	/* VT8237R */
	case 0x3337:	/* VT8237A */
		break;
	default:
554
		msg_perr("\nERROR: VT823x ISA bridge not found.\n");
555 556 557
		return -1;
	}

Jon Harrison's avatar
Jon Harrison committed
558 559 560 561 562 563 564 565 566 567
	if ((gpio >= 12) && (gpio <= 15)) {
		/* GPIO12-15 -> output */
		val = pci_read_byte(dev, 0xE4);
		val |= 0x10;
		pci_write_byte(dev, 0xE4, val);
	} else if (gpio == 9) {
		/* GPIO9 -> Output */
		val = pci_read_byte(dev, 0xE4);
		val |= 0x20;
		pci_write_byte(dev, 0xE4, val);
David Bartley's avatar
David Bartley committed
568 569 570 571
	} else if (gpio == 5) {
		val = pci_read_byte(dev, 0xE4);
		val |= 0x01;
		pci_write_byte(dev, 0xE4, val);
Jon Harrison's avatar
Jon Harrison committed
572
	} else {
573
		msg_perr("\nERROR: "
574
			"VT823x GPIO%02d is not implemented.\n", gpio);
575
		return -1;
576 577
	}

578 579
	/* We need the I/O Base Address for this board's flash enable. */
	base = pci_read_word(dev, 0x88) & 0xff80;
580

David Bartley's avatar
David Bartley committed
581 582 583 584
	offset = 0x4C + gpio / 8;
	bit = 0x01 << (gpio % 8);

	val = INB(base + offset);
585 586 587 588
	if (raise)
		val |= bit;
	else
		val &= ~bit;
David Bartley's avatar
David Bartley committed
589
	OUTB(val, base + offset);
590 591

	return 0;
592 593
}

594 595 596
/*
 * Suited for:
 *  - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
597
 */
598
static int via_vt823x_gpio5_raise(void)
599
{
600 601
	/* On M2V-MX: GPO5 is connected to WP# and TBL#. */
	return via_vt823x_gpio_set(5, 1);
602 603
}

604 605 606
/*
 * Suited for:
 *  - VIA EPIA EK & N & NL
607
 */
608
static int via_vt823x_gpio9_raise(void)
609
{
610
	return via_vt823x_gpio_set(9, 1);
611 612
}

613 614 615
/*
 * Suited for:
 *  - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
616 617 618
 *
 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
 * lowered there.
Jon Harrison's avatar
Jon Harrison committed
619
 */
620
static int via_vt823x_gpio15_raise(void)
Jon Harrison's avatar
Jon Harrison committed
621
{
622
	return via_vt823x_gpio_set(15, 1);
Jon Harrison's avatar
Jon Harrison committed
623 624
}

625
/*
626 627
 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
 *
Luc Verhaegen's avatar
Luc Verhaegen committed
628
 * Suited for:
629 630
 *  - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
 *  - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
631
 */
632
static int board_msi_kt4v(void)
633
{
634 635 636
	int ret;

	ret = via_vt823x_gpio_set(12, 1);
637
	w836xx_memw_enable(0x2E);
638

639
	return ret;
640 641
}

642 643 644
/*
 * Suited for:
 *  - ASUS P5A
645 646 647 648 649
 *
 * This is rather nasty code, but there's no way to do this cleanly.
 * We're basically talking to some unknown device on SMBus, my guess
 * is that it is the Winbond W83781D that lives near the DIP BIOS.
 */
650
static int board_asus_p5a(void)
651 652 653 654 655 656
{
	uint8_t tmp;
	int i;

#define ASUSP5A_LOOP 5000

657 658
	OUTB(0x00, 0xE807);
	OUTB(0xEF, 0xE803);
659

660
	OUTB(0xFF, 0xE800);
661 662

	for (i = 0; i < ASUSP5A_LOOP; i++) {
663 664
		OUTB(0xE1, 0xFF);
		if (INB(0xE800) & 0x04)
665 666 667 668
			break;
	}

	if (i == ASUSP5A_LOOP) {
669
		msg_perr("Unable to contact device.\n");
670 671 672
		return -1;
	}

673 674
	OUTB(0x20, 0xE801);
	OUTB(0x20, 0xE1);
675

676
	OUTB(0xFF, 0xE802);
677 678

	for (i = 0; i < ASUSP5A_LOOP; i++) {
679
		tmp = INB(0xE800);
680 681 682 683 684
		if (tmp & 0x70)
			break;
	}

	if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
685
		msg_perr("Failed to read device.\n");
686 687 688
		return -1;
	}

689
	tmp = INB(0xE804);
690 691
	tmp &= ~0x02;

692 693
	OUTB(0x00, 0xE807);
	OUTB(0xEE, 0xE803);
694

695
	OUTB(tmp, 0xE804);
696

697 698
	OUTB(0xFF, 0xE800);
	OUTB(0xE1, 0xFF);
699

700 701
	OUTB(0x20, 0xE801);
	OUTB(0x20, 0xE1);
702

703
	OUTB(0xFF, 0xE802);
704 705

	for (i = 0; i < ASUSP5A_LOOP; i++) {
706
		tmp = INB(0xE800);
707 708 709 710 711
		if (tmp & 0x70)
			break;
	}

	if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
712
		msg_perr("Failed to write to device.\n");
713 714 715 716 717 718
		return -1;
	}

	return 0;
}

719 720 721
/*
 * Set GPIO lines in the Broadcom HT-1000 southbridge.
 *
722
 * It's not a Super I/O but it uses the same index/data port method.
723
 */
724
static int board_hp_dl145_g3_enable(void)
725 726 727 728 729 730 731 732
{
	/* GPIO 0 reg from PM regs */
	/* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
	sio_mask(0xcd6, 0x44, 0x24, 0x24);

	return 0;
}

733 734 735
/*
 * Set GPIO lines in the Broadcom HT-1000 southbridge.
 *
736
 * It's not a Super I/O but it uses the same index/data port method.
737 738 739 740 741 742 743 744 745 746
 */
static int board_hp_dl165_g6_enable(void)
{
	/* Variant of DL145, with slightly different pin placement. */
	sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
	sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */

	return 0;
}

747
static int board_ibm_x3455(void)
748
{
749
	/* Raise GPIO13. */
750
	sio_mask(0xcd6, 0x45, 0x20, 0x20);
751 752 753 754

	return 0;
}

755 756 757
/*
 * Suited for:
 *  - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
758
 */
759
static int board_shuttle_fn25(void)
760 761 762 763 764
{
	struct pci_dev *dev;

	dev = pci_dev_find(0x10DE, 0x0050);	/* NVIDIA CK804 ISA Bridge. */
	if (!dev) {
765
		msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
766 767 768 769 770 771 772 773 774
		return -1;
	}

	/* one of those bits seems to be connected to TBL#, but -ENOINFO. */
	pci_write_byte(dev, 0x92, 0);

	return 0;
}

775
/*
776
 * Very similar to AMD 8111 IO Hub.
777
 */
778
static int nvidia_mcp_gpio_set(int gpio, int raise)
779
{
780
	struct pci_dev *dev;
781
	uint16_t base;
Michael Karcher's avatar
Michael Karcher committed
782
	uint16_t devclass;
783 784
	uint8_t tmp;

785
	if ((gpio < 0) || (gpio >= 0x40)) {
786
		msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
787 788
		return -1;
	}
789

790 791
	/* First, check the ISA Bridge */
	dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
792 793 794 795
	switch (dev->device_id) {
	case 0x0030: /* CK804 */
	case 0x0050: /* MCP04 */
	case 0x0060: /* MCP2 */
796
	case 0x00E0: /* CK8 */
797
		break;
Michael Karcher's avatar
Michael Karcher committed
798 799 800 801 802 803 804 805 806 807 808 809
	case 0x0260: /* MCP51 */
	case 0x0364: /* MCP55 */
		/* find SMBus controller on *this* southbridge */
		/* The infamous Tyan S2915-E has two south bridges; they are
		   easily told apart from each other by the class of the 
		   LPC bridge, but have the same SMBus bridge IDs */
		if (dev->func != 0) {
			msg_perr("MCP LPC bridge at unexpected function"
			         " number %d\n", dev->func);
			return -1;
		}

810
#if PCI_LIB_VERSION >= 0x020200
Michael Karcher's avatar
Michael Karcher committed
811
		dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
812 813 814 815 816 817 818
#else
		/* pciutils/libpci before version 2.2 is too old to support
		 * PCI domains. Such old machines usually don't have domains
		 * besides domain 0, so this is not a problem.
		 */
		dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
#endif
Michael Karcher's avatar
Michael Karcher committed
819 820 821 822 823 824 825 826 827 828
		if (!dev) {
			msg_perr("MCP SMBus controller could not be found\n");
			return -1;
		}
		devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
		if (devclass != 0x0C05) {
			msg_perr("Unexpected device class %04x for SMBus"
			         " controller\n", devclass);
			return -1;
		}
829
		break;
Michael Karcher's avatar
Michael Karcher committed
830
	default:
831
		msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
832 833 834
		return -1;
	}

835 836 837 838 839 840 841 842 843
	base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
	base += 0xC0;

	tmp = INB(base + gpio);
	tmp &= ~0x0F; /* null lower nibble */
	tmp |= 0x04; /* gpio -> output. */
	if (raise)
		tmp |= 0x01;
	OUTB(tmp, base + gpio);
844

845 846 847
	return 0;
}

848 849 850 851
/*
 * Suited for:
 *  - ASUS A8N-LA: NVIDIA MCP51
 *  - ASUS M2NBP-VM CSM: NVIDIA MCP51
852
 */
853
static int nvidia_mcp_gpio0_raise(void)
854 855 856 857
{
	return nvidia_mcp_gpio_set(0x00, 1);
}

858 859 860
/*
 * Suited for:
 *  - abit KN8 Ultra: NVIDIA CK804
861
 */
862
static int nvidia_mcp_gpio2_lower(void)
863 864 865 866
{
	return nvidia_mcp_gpio_set(0x02, 0);
}

867 868 869 870
/*
 * Suited for:
 *  - MSI K8N Neo4: NVIDIA CK804
 *  - MSI K8N GM2-L: NVIDIA MCP51
Luc Verhaegen's avatar
Luc Verhaegen committed
871
 */
872
static int nvidia_mcp_gpio2_raise(void)
Luc Verhaegen's avatar
Luc Verhaegen committed
873 874 875 876
{
	return nvidia_mcp_gpio_set(0x02, 1);
}

877 878 879 880 881 882 883 884 885 886 887
/*
 * Suited for:
 *  - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
 *
 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
 *           board. We can't tell the SMBus logical devices apart, but we
 *           can tell the LPC bridge functions apart.
 *           We need to choose the SMBus bridge next to the LPC bridge with
 *           ID 0x364 and the "LPC bridge" class.
 *        b) #TBL is hardwired on that board to a pull-down. It can be
 *           overridden by connecting the two solder points next to F2.
Michael Karcher's avatar
Michael Karcher committed
888
 */
889
static int nvidia_mcp_gpio5_raise(void)
Michael Karcher's avatar
Michael Karcher committed
890 891 892 893
{
	return nvidia_mcp_gpio_set(0x05, 1);
}

894 895 896
/*
 * Suited for:
 *  - abit NF7-S: NVIDIA CK804
897
 */
898
static int nvidia_mcp_gpio8_raise(void)
899 900 901 902
{
	return nvidia_mcp_gpio_set(0x08, 1);
}

903 904 905
/*
 * Suited for:
 *  - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
906
 */
907
static int nvidia_mcp_gpio0c_raise(void)
908 909 910 911
{
	return nvidia_mcp_gpio_set(0x0c, 1);
}

912 913 914
/*
 * Suited for:
 *  - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
915 916 917 918 919 920
 */
static int nvidia_mcp_gpio4_lower(void)
{
	return nvidia_mcp_gpio_set(0x04, 0);
}

921 922 923
/*
 * Suited for:
 *  - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
924
 */
925
static int nvidia_mcp_gpio10_raise(void)
926
{
927 928
	return nvidia_mcp_gpio_set(0x10, 1);
}
929

930 931 932
/*
 * Suited for:
 *  - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
933
 */
934
static int nvidia_mcp_gpio21_raise(void)
935 936
{
	return nvidia_mcp_gpio_set(0x21, 0x01);
937 938
}

939 940 941
/*
 * Suited for:
 *  - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
942
 */
943
static int nvidia_mcp_gpio31_raise(void)
944
{
945
	return nvidia_mcp_gpio_set(0x31, 0x01);
946
}
947

948 949 950
/*
 * Suited for:
 *  - Artec Group DBE61 and DBE62
951
 */
952
static int board_artecgroup_dbe6x(void)
953 954
{
#define DBE6x_MSR_DIVIL_BALL_OPTS	0x51400015
955 956 957
#define DBE6x_PRI_BOOT_LOC_SHIFT	2
#define DBE6x_BOOT_OP_LATCHED_SHIFT	8
#define DBE6x_SEC_BOOT_LOC_SHIFT	10
958 959 960
#define DBE6x_PRI_BOOT_LOC		(3 << DBE6x_PRI_BOOT_LOC_SHIFT)
#define DBE6x_BOOT_OP_LATCHED		(3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
#define DBE6x_SEC_BOOT_LOC		(3 << DBE6x_SEC_BOOT_LOC_SHIFT)
961 962
#define DBE6x_BOOT_LOC_FLASH		2
#define DBE6x_BOOT_LOC_FWHUB		3
963

964
	msr_t msr;
965 966
	unsigned long boot_loc;

967 968
	/* Geode only has a single core */
	if (setup_cpu_msr(0))
969 970
		return -1;

971
	msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
972

973
	if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
974 975 976 977 978
	    (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
		boot_loc = DBE6x_BOOT_LOC_FWHUB;
	else
		boot_loc = DBE6x_BOOT_LOC_FLASH;

979 980
	msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
	msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
981
		   (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
982

983
	wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
984

985
	cleanup_cpu_msr();
986 987 988 989

	return 0;
}

990
/*
991
 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
992 993 994
 */
static int intel_piix4_gpo_set(unsigned int gpo, int raise)
{
Michael Karcher's avatar
Michael Karcher committed
995
	unsigned int gpo_byte, gpo_bit;
996 997 998 999 1000
	struct pci_dev *dev;
	uint32_t tmp, base;

	dev = pci_dev_find(0x8086, 0x7110);	/* Intel PIIX4 ISA bridge */
	if (!dev) {
1001
		msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
1002 1003 1004
		return -1;
	}

1005
	/* Sanity check. */
1006
	if (gpo > 30) {
1007
		msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
1008 1009 1010
		return -1;
	}

1011
	/* These are dual function pins which are most likely in use already. */
1012 1013
	if (((gpo >= 1) && (gpo <= 7)) ||
	    ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
1014
		msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
1015 1016 1017
		return -1;
	}

1018
	/* Dual function that need special enable. */
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
	if ((gpo >= 22) && (gpo <= 26)) {
		tmp = pci_read_long(dev, 0xB0); /* GENCFG */
		switch (gpo) {
		case 22: /* XBUS: XDIR#/GPO22 */
		case 23: /* XBUS: XOE#/GPO23 */
			tmp |= 1 << 28;
			break;
		case 24: /* RTCSS#/GPO24 */
			tmp |= 1 << 29;
			break;
		case 25: /* RTCALE/GPO25 */
			tmp |= 1 << 30;
			break;
		case 26: /* KBCSS#/GPO26 */
			tmp |= 1 << 31;
			break;
		}
		pci_write_long(dev, 0xB0, tmp);
	}

	/* GPO {0,8,27,28,30} are always available. */

	dev = pci_dev_find(0x8086, 0x7113);	/* Intel PIIX4 PM */
	if (!dev) {
1043
		msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
1044 1045 1046 1047 1048 1049
		return -1;
	}

	/* PM IO base */
	base = pci_read_long(dev, 0x40) & 0x0000FFC0;

Michael Karcher's avatar
Michael Karcher committed
1050 1051 1052
	gpo_byte = gpo >> 3;
	gpo_bit = gpo & 7;
	tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
1053
	if (raise)
Michael Karcher's avatar
Michael Karcher committed
1054
		tmp |= 0x01 << gpo_bit;
1055
	else
Michael Karcher's avatar
Michael Karcher committed
1056 1057
		tmp &= ~(0x01 << gpo_bit);
	OUTB(tmp, base + 0x34 + gpo_byte);
1058 1059 1060 1061

	return 0;
}

1062 1063 1064
/*
 * Suited for:
 *  - EPoX EP-BX3
1065
 */
1066
static int board_epox_ep_bx3(void)
1067 1068 1069 1070
{
	return intel_piix4_gpo_set(22, 1);
}

1071 1072 1073
/*
 * Suited for:
 *  - Intel SE440BX-2
1074
 */
1075
static int intel_piix4_gpo27_lower(void)
1076
{
1077
	return intel_piix4_gpo_set(27, 0);
1078 1079
}

1080
/*
1081
 * Set a GPIO line on a given Intel ICH LPC controller.
1082
 */
1083
static int intel_ich_gpio_set(int gpio, int raise)
1084
{
1085
	/* Table mapping the different Intel ICH LPC chipsets. */
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
	static struct {
		uint16_t id;
		uint8_t base_reg;
		uint32_t bank0;
		uint32_t bank1;
		uint32_t bank2;
	} intel_ich_gpio_table[] = {
		{0x2410, 0x58, 0x0FE30000,          0,          0}, /* 82801AA (ICH) */
		{0x2420, 0x58, 0x0FE30000,          0,          0}, /* 82801AB (ICH0) */
		{0x2440, 0x58, 0x1BFF391B,          0,          0}, /* 82801BA (ICH2) */
		{0x244C, 0x58, 0x1A23399B,          0,          0}, /* 82801BAM (ICH2M) */
		{0x2450, 0x58, 0x1BFF0000,          0,          0}, /* 82801E (C-ICH) */
		{0x2480, 0x58, 0x1BFF0000, 0x00000FFF,          0}, /* 82801CA (ICH3-S) */
		{0x248C, 0x58, 0x1A230000, 0x00000FFF,          0}, /* 82801CAM (ICH3-M) */
		{0x24C0, 0x58, 0x1BFF0000, 0x00000FFF,          0}, /* 82801DB/DBL (ICH4/ICH4-L) */
		{0x24CC, 0x58, 0x1A030000, 0x00000FFF,          0}, /* 82801DBM (ICH4-M) */
		{0x24D0, 0x58, 0x1BFF0000, 0x00030305,          0}, /* 82801EB/ER (ICH5/ICH5R) */
		{0x2640, 0x48, 0x1BFF0000, 0x00030307,          0}, /* 82801FB/FR (ICH6/ICH6R) */
		{0x2641, 0x48, 0x1BFF0000, 0x00030307,          0}, /* 82801FBM (ICH6M) */
		{0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF,          0}, /* 82801GB/GR (ICH7 Family) */
		{0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE,          0}, /* 82801GBM (ICH7-M) */
		{0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE,          0}, /* 82801GHM (ICH7-M DH) */
		{0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HB/HR (ICH8/R) */
		{0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HBM (ICH8M-E) */
		{0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HH (ICH8DH) */
		{0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HO (ICH8DO) */
		{0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HEM (ICH8M) */
		{0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IH (ICH9DH) */
		{0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IO (ICH9DO) */
		{0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IR (ICH9R) */
		{0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IEM (ICH9M-E) */
		{0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IB (ICH9) */
		{0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IBM (ICH9M) */
		{0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
		{0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
		{0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
		{0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
		{0, 0, 0, 0, 0} /* end marker */
	};

1126
	struct pci_dev *dev;
1127 1128 1129 1130 1131
	uint16_t base;
	uint32_t tmp;
	int i, allowed;

	/* First, look for a known LPC bridge */
1132
	for (dev = pacc->devices; dev; dev = dev->next) {
1133 1134 1135
		uint16_t device_class;
		/* libpci before version 2.2.4 does not store class info. */
		device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
1136
		if ((dev->vendor_id == 0x8086) &&
1137
		    (device_class == 0x0601)) { /* ISA Bridge */
1138 1139 1140 1141 1142 1143 1144 1145
			/* Is this device in our list? */
			for (i = 0; intel_ich_gpio_table[i].id; i++)
				if (dev->device_id == intel_ich_gpio_table[i].id)
					break;

			if (intel_ich_gpio_table[i].id)
				break;
		}
1146
	}
1147 1148

	if (!dev) {
1149
		msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
1150 1151 1152
		return -1;
	}

1153 1154 1155 1156 1157
	/*
	 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
	 * strapped to zero. From some mobile ICH9 version on, this becomes
	 * 6:1. The mask below catches all.
	 */
1158 1159
	base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;

1160
	/* Check whether the line is allowed. */
1161 1162 1163 1164 1165 1166 1167 1168
	if (gpio < 32)
		allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
	else if (gpio < 64)
		allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
	else
		allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;

	if (!allowed) {
1169
		msg_perr("\nERROR: This Intel LPC Bridge does not allow"
1170 1171 1172
			" setting GPIO%02d\n", gpio);
		return -1;
	}
1173

1174
	msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
1175 1176 1177
	       raise ? "Rais" : "Dropp", gpio);

	if (gpio < 32) {
1178
		/* Set line to GPIO. */
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
		tmp = INL(base);
		/* ICH/ICH0 multiplexes 27/28 on the line set. */
		if ((gpio == 28) &&
		    ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
			tmp |= 1 << 27;
		else
			tmp |= 1 << gpio;
		OUTL(tmp, base);

		/* As soon as we are talking to ICH8 and above, this register
		   decides whether we can set the gpio or not. */
		if (dev->device_id > 0x2800) {
			tmp = INL(base);
			if (!(tmp & (1 << gpio))) {
1193
				msg_perr("\nERROR: This Intel LPC Bridge"
1194 1195 1196 1197 1198 1199
					" does not allow setting GPIO%02d\n",
					gpio);
				return -1;
			}
		}

1200
		/* Set GPIO to OUTPUT. */
1201 1202 1203 1204
		tmp = INL(base + 0x04);
		tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x04);

1205
		/* Raise GPIO line. */
1206 1207 1208 1209 1210 1211 1212 1213 1214
		tmp = INL(base + 0x0C);
		if (raise)
			tmp |= 1 << gpio;
		else
			tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x0C);
	} else if (gpio < 64) {
		gpio -= 32;

1215
		/* Set line to GPIO. */
1216 1217 1218 1219 1220 1221 1222 1223 1224
		tmp = INL(base + 0x30);
		tmp |= 1 << gpio;
		OUTL(tmp, base + 0x30);

		/* As soon as we are talking to ICH8 and above, this register
		   decides whether we can set the gpio or not. */
		if (dev->device_id > 0x2800) {
			tmp = INL(base + 30);
			if (!(tmp & (1 << gpio))) {
1225
				msg_perr("\nERROR: This Intel LPC Bridge"
1226 1227 1228 1229 1230 1231
					" does not allow setting GPIO%02d\n",
					gpio + 32);
				return -1;
			}
		}

1232
		/* Set GPIO to OUTPUT. */
1233 1234 1235 1236
		tmp = INL(base + 0x34);
		tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x34);

1237
		/* Raise GPIO line. */
1238 1239 1240 1241 1242 1243 1244 1245 1246
		tmp = INL(base + 0x38);
		if (raise)
			tmp |= 1 << gpio;
		else
			tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x38);
	} else {
		gpio -= 64;

1247
		/* Set line to GPIO. */
1248 1249 1250 1251 1252 1253
		tmp = INL(base + 0x40);
		tmp |= 1 << gpio;
		OUTL(tmp, base + 0x40);

		tmp = INL(base + 40);
		if (!(tmp & (1 << gpio))) {
1254
			msg_perr("\nERROR: This Intel LPC Bridge does "
1255 1256 1257 1258
				"not allow setting GPIO%02d\n", gpio + 64);
			return -1;
		}

1259
		/* Set GPIO to OUTPUT. */
1260 1261 1262 1263
		tmp = INL(base + 0x44);
		tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x44);

1264
		/* Raise GPIO line. */
1265 1266 1267 1268 1269 1270 1271
		tmp = INL(base + 0x48);
		if (raise)
			tmp |= 1 << gpio;
		else
			tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x48);
	}
1272 1273 1274 1275

	return 0;
}

1276 1277 1278 1279
/*
 * Suited for:
 *  - abit IP35: Intel P35 + ICH9R
 *  - abit IP35 Pro: Intel P35 + ICH9R
1280
 */
1281
static int intel_ich_gpio16_raise(void)
1282
{
1283
	return intel_ich_gpio_set(16, 1);
1284 1285
}

1286 1287 1288
/*
 * Suited for:
 *  - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
1289 1290 1291 1292 1293 1294
 */
static int intel_ich_gpio18_raise(void)
{
	return intel_ich_gpio_set(18, 1);
}

1295 1296 1297
/*
 * Suited for:
 *  - ASUS A8JM: Intel 945 + ICH7
1298
 */
1299
static int intel_ich_gpio34_raise(void)
1300 1301 1302 1303
{
	return intel_ich_gpio_set(34, 1);
}

1304 1305 1306
/*
 * Suited for:
 *  - MSI MS-7046: LGA775 + 915P + ICH6
1307
 */
1308
static int intel_ich_gpio19_raise(void)
1309
{
1310
	return intel_ich_gpio_set(19, 1);
1311 1312
}

1313
/*
1314
 * Suited for:
1315 1316 1317 1318 1319
 *  - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
 *  - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
 *  - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
 *  - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
 *  - Samsung Polaris 32: socket478 + 865P + ICH5
Peter Stuge's avatar
Peter Stuge committed
1320
 */
1321
static int intel_ich_gpio21_raise(void)
Peter Stuge's avatar
Peter Stuge committed
1322
{
1323
	return intel_ich_gpio_set(21, 1);
Peter Stuge's avatar
Peter Stuge committed
1324 1325
}

1326
/*
1327
 * Suited for:
1328
 *  - ASUS P4B266: socket478 + Intel 845D + ICH2
1329 1330
 *  - ASUS P4B533-E: socket478 + 845E + ICH4
 *  - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
1331
 */
1332
static int intel_ich_gpio22_raise(void)
1333
{
1334 1335
	return intel_ich_gpio_set(22, 1);
}
1336

1337 1338 1339
/*
 * Suited for:
 *  - HP Vectra VL400: 815 + ICH + PC87360
1340
 */
1341
static int board_hp_vl400(void)
1342
{
1343 1344 1345 1346 1347 1348 1349
	int ret;
	ret = intel_ich_gpio_set(25, 1);	/* Master write enable ? */
	if (!ret)
		ret = pc87360_gpio_set(0x09, 1);	/* #WP ? */
	if (!ret)
		ret = pc87360_gpio_set(0x27, 1);	/* #TBL */
	return ret;
1350 1351
}

1352
/*
1353
 * Suited for:
1354 1355 1356
 *  - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
 *  - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
 *  - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
1357
 */
1358
static int intel_ich_gpio23_raise(void)
1359 1360 1361
{
	return intel_ich_gpio_set(23, 1);
}
1362

1363 1364 1365
/*
 * Suited for:
 *  - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
Michael Karcher's avatar
Michael Karcher committed
1366 1367 1368 1369 1370 1371
 */
static int intel_ich_gpio25_raise(void)
{
	return intel_ich_gpio_set(25, 1);
}

1372 1373 1374
/*
 * Suited for:
 *  - IBASE MB899: i945GM + ICH7
1375
 */
1376
static int intel_ich_gpio26_raise(void)
1377 1378 1379 1380
{
	return intel_ich_gpio_set(26, 1);
}

1381 1382 1383
/*
 * Suited for:
 *  - P4SD-LA (HP OEM): i865 + ICH5
1384
 *  - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
1385
 */
1386
static int intel_ich_gpio32_raise(void)
1387 1388 1389 1390
{
	return intel_ich_gpio_set(32, 1);
}

1391 1392 1393
/*
 * Suited for:
 *  - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
1394
 */
1395
static int board_acorp_6a815epd(void)
1396 1397
{
	int ret;
1398

1399 1400 1401 1402
	/* Lower Blocks Lock -- pin 7 of PLCC32 */
	ret = intel_ich_gpio_set(22, 1);
	if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
		ret = intel_ich_gpio_set(23, 1);
1403

1404 1405
	return ret;
}
1406

1407 1408 1409
/*
 * Suited for:
 *  - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
1410
 */
1411
static int board_kontron_986lcd_m(void)
1412 1413
{
	int ret;
1414

1415 1416 1417
	ret = intel_ich_gpio_set(34, 1); /* #TBL */
	if (!ret)
		ret = intel_ich_gpio_set(35, 1); /* #WP */
1418

1419
	return ret;
1420 1421
}

1422 1423 1424
/*
 * Suited for:
 *  - Soyo SY-7VCA: Pro133A + VT82C686
Luc Verhaegen's avatar
Luc Verhaegen committed
1425
 */
1426
static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen's avatar
Luc Verhaegen committed
1427
{
1428
	struct pci_dev *dev;
Luc Verhaegen's avatar
Luc Verhaegen committed
1429
	uint32_t base;
1430
	uint32_t tmp;
Luc Verhaegen's avatar
Luc Verhaegen committed
1431 1432 1433 1434

	/* VT82C686 Power management */
	dev = pci_dev_find(0x1106, 0x3057);
	if (!dev) {
1435
		msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen's avatar
Luc Verhaegen committed
1436 1437 1438
		return -1;
	}

1439
	msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
1440 1441 1442
	       raise ? "Rais" : "Dropp", gpio);

	/* select GPO function on multiplexed pins */
Luc Verhaegen's avatar
Luc Verhaegen committed
1443
	tmp = pci_read_byte(dev, 0x54);
1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
	switch(gpio)
	{
		case 0:
			tmp &= ~0x03;
			break;
		case 1:
			tmp |= 0x04;
			break;
		case 2:
			tmp |= 0x08;
			break;
		case 3:
			tmp |= 0x10;
			break;
	}
Luc Verhaegen's avatar
Luc Verhaegen committed
1459 1460 1461 1462 1463 1464
	pci_write_byte(dev, 0x54, tmp);

	/* PM IO base */
	base = pci_read_long(dev, 0x48) & 0x0000FF00;

	/* Drop GPO0 */
1465 1466 1467 1468 1469 1470
	tmp = INL(base + 0x4C);
	if (raise)
		tmp |= 1U << gpio;
	else
		tmp &= ~(1U << gpio);
	OUTL(tmp, base + 0x4C);
Luc Verhaegen's avatar
Luc Verhaegen committed
1471 1472 1473 1474

	return 0;
}

1475 1476 1477
/*
 * Suited for:
 *  - abit VT6X4: Pro133x + VT82C686A
1478
 */
1479
static int via_apollo_gpo4_lower(void)
1480 1481 1482 1483
{
	return via_apollo_gpo_set(4, 0);
}

1484 1485 1486
/*
 * Suited for:
 *  - Soyo SY-7VCA: Pro133A + VT82C686
1487
 */
1488
static int via_apollo_gpo0_lower(void)
1489 1490 1491 1492
{
	return via_apollo_gpo_set(0, 0);
}

1493
/*
1494
 * Enable some GPIO pin on SiS southbridge.
1495 1496 1497
 *
 * Suited for:
 *  - MSI 651M-L: SiS651 / SiS962
1498
 */
1499
static int board_msi_651ml(void)
1500
{
1501
	struct pci_dev *dev;
1502
	uint16_t base, temp;
1503 1504 1505

	dev = pci_dev_find(0x1039, 0x0962);
	if (!dev) {
1506
		msg_perr("Expected south bridge not found\n");
1507 1508 1509
		return 1;
	}

1510
	/* Registers 68 and 64 seem like bitmaps. */
1511 1512 1513
	base = pci_read_word(dev, 0x74);
	temp = INW(base + 0x68);
	temp &= ~(1 << 0);		/* Make pin output? */
1514
	OUTW(temp, base + 0x68);
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524

	temp = INW(base + 0x64);
	temp |= (1 << 0);		/* Raise output? */
	OUTW(temp, base + 0x64);

	w836xx_memw_enable(0x2E);

	return 0;
}

1525
/*
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
 * Find the runtime registers of an SMSC Super I/O, after verifying its
 * chip ID.
 *
 * Returns the base port of the runtime register block, or 0 on error.
 */
static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
                                  uint8_t logical_device)
{
	uint16_t rt_port = 0;

	/* Verify the chip ID. */
Uwe Hermann's avatar
Uwe Hermann committed
1537
	OUTB(0x55, sio_port);  /* Enable configuration. */
1538
	if (sio_read(sio_port, 0x20) != chip_id) {
1539
		msg_perr("\nERROR: SMSC Super I/O not found.\n");
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
		goto out;
	}

	/* If the runtime block is active, get its address. */
	sio_write(sio_port, 0x07, logical_device);
	if (sio_read(sio_port, 0x30) & 1) {
		rt_port = (sio_read(sio_port, 0x60) << 8)
		          | sio_read(sio_port, 0x61);
	}

	if (rt_port == 0) {
1551
		msg_perr("\nERROR: "
1552 1553 1554
			"Super I/O runtime interface not available.\n");
	}
out:
Uwe Hermann's avatar
Uwe Hermann committed
1555
	OUTB(0xaa, sio_port);  /* Disable configuration. */
1556 1557 1558
	return rt_port;
}

1559 1560
/*
 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1561 1562
 * connected to GP30 on the Super I/O, and TBL# is always high.
 */
1563
static int board_mitac_6513wu(void)
1564 1565 1566 1567 1568 1569 1570
{
	struct pci_dev *dev;
	uint16_t rt_port;
	uint8_t val;

	dev = pci_dev_find(0x8086, 0x2410);	/* Intel 82801AA ISA bridge */
	if (!dev) {
1571
		msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
1572 1573 1574
		return -1;
	}

Uwe Hermann's avatar
Uwe Hermann committed
1575
	rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
1576 1577 1578 1579 1580
	if (rt_port == 0)
		return -1;

	/* Configure the GPIO pin. */
	val = INB(rt_port + 0x33);  /* GP30 config */
Uwe Hermann's avatar
Uwe Hermann committed
1581
	val &= ~0x87;               /* Output, non-inverted, GPIO, push/pull */
1582 1583 1584 1585
	OUTB(val, rt_port + 0x33);

	/* Disable write protection. */
	val = INB(rt_port + 0x4d);  /* GP3 values */
Uwe Hermann's avatar
Uwe Hermann committed
1586
	val |= 0x01;                /* Set GP30 high. */
1587 1588 1589 1590 1591
	OUTB(val, rt_port + 0x4d);

	return 0;
}

1592 1593 1594
/*
 * Suited for:
 *  - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
Luc Verhaegen's avatar
Luc Verhaegen committed
1595
 */
1596
static int board_asus_a7v8x(void)
Luc Verhaegen's avatar
Luc Verhaegen committed
1597 1598 1599 1600
{
	uint16_t id, base;
	uint8_t tmp;

1601
	/* Find the IT8703F. */
Luc Verhaegen's avatar
Luc Verhaegen committed
1602 1603 1604 1605 1606
	w836xx_ext_enter(0x2E);
	id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
	w836xx_ext_leave(0x2E);

	if (id != 0x8701) {
1607
		msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen's avatar
Luc Verhaegen committed
1608 1609 1610
		return -1;
	}

1611
	/* Get the GP567 I/O base. */
Luc Verhaegen's avatar
Luc Verhaegen committed
1612 1613 1614 1615 1616 1617
	w836xx_ext_enter(0x2E);
	sio_write(0x2E, 0x07, 0x0C);
	base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
	w836xx_ext_leave(0x2E);

	if (!base) {
1618
		msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen's avatar
Luc Verhaegen committed
1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
			" Base.\n");
		return -1;
	}

	/* Raise GP51. */
	tmp = INB(base);
	tmp |= 0x02;
	OUTB(tmp, base);

	return 0;
}

Luc Verhaegen's avatar
Luc Verhaegen committed
1631 1632 1633 1634
/*
 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
 * There is only some limited checking on the port numbers.
 */
1635
static int it8712f_gpio_set(unsigned int line, int raise)
Luc Verhaegen's avatar
Luc Verhaegen committed
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
{
	unsigned int port;
	uint16_t id, base;
	uint8_t tmp;

	port = line / 10;
	port--;
	line %= 10;

	/* Check line */
	if ((port > 4) || /* also catches unsigned -1 */
	    ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
1648
	    msg_perr("\nERROR: Unsupported IT8712F GPIO line %02d.\n", line);
Luc Verhaegen's avatar
Luc Verhaegen committed
1649 1650 1651
	    return -1;
	}

1652
	/* Find the IT8712F. */
Luc Verhaegen's avatar
Luc Verhaegen committed
1653 1654 1655 1656 1657
	enter_conf_mode_ite(0x2E);
	id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
	exit_conf_mode_ite(0x2E);

	if (id != 0x8712) {
1658
		msg_perr("\nERROR: IT8712F Super I/O not found.\n");
Luc Verhaegen's avatar
Luc Verhaegen committed
1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
		return -1;
	}

	/* Get the GPIO base */
	enter_conf_mode_ite(0x2E);
	sio_write(0x2E, 0x07, 0x07);
	base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
	exit_conf_mode_ite(0x2E);

	if (!base) {
1669
		msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
Luc Verhaegen's avatar
Luc Verhaegen committed
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
			" Base.\n");
		return -1;
	}

	/* set GPIO. */
	tmp = INB(base + port);
	if (raise)
	    tmp |= 1 << line;
	else
	    tmp &= ~(1 << line);
	OUTB(tmp, base + port);

	return 0;
}

1685
/*
Russ Dill's avatar
Russ Dill committed
1686
 * Suited for:
1687 1688
 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen's avatar
Luc Verhaegen committed
1689
 */
1690
static int it8712f_gpio3_1_raise(void)
Luc Verhaegen's avatar
Luc Verhaegen committed
1691 1692 1693 1694
{
	return it8712f_gpio_set(32, 1);
}

1695 1696
#endif

1697
/*
1698 1699 1700 1701 1702 1703
 * Below is the list of boards which need a special "board enable" code in
 * flashrom before their ROM chip can be accessed/written to.
 *
 * NOTE: Please add boards that _don't_ need such enables or don't work yet
 *       to the respective tables in print.c. Thanks!
 *
Uwe Hermann's avatar
Uwe Hermann committed
1704 1705 1706 1707
 * We use 2 sets of IDs here, you're free to choose which is which. This
 * is to provide a very high degree of certainty when matching a board on
 * the basis of subsystem/card IDs. As not every vendor handles
 * subsystem/card IDs in a sane manner.
1708
 *
1709
 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
1710 1711 1712 1713
 * NULLed if they don't identify the board fully and if you can't use DMI.
 * But please take care to provide an as complete set of pci ids as possible;
 * autodetection is the preferred behaviour and we would like to make sure that
 * matches are unique.
1714
 *
Michael Karcher's avatar
Michael Karcher committed
1715 1716
 * If PCI IDs are not sufficient for board matching, the match can be further
 * constrained by a string that has to be present in the DMI database for
1717
 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher's avatar
Michael Karcher committed
1718 1719 1720 1721
 * substring match, unless it is anchored to the beginning (with a ^ in front)
 * or the end (with a $ at the end). Both anchors may be specified at the
 * same time to match the full field.
 *
1722 1723 1724 1725 1726
 * When a board is matched through DMI, the first and second main PCI IDs
 * and the first subsystem PCI ID have to match as well. If you specify the
 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
 * subsystem ID of that device is indeed zero.
 *
1727 1728 1729 1730 1731 1732 1733
 * The coreboot ids are used two fold. When running with a coreboot firmware,
 * the ids uniquely matches the coreboot board identification string. When a
 * legacy bios is installed and when autodetection is not possible, these ids
 * can be used to identify the board through the -m command line argument.
 *
 * When a board is identified through its coreboot ids (in both cases), the
 * main pci ids are still required to match, as a safeguard.
1734 1735
 */

1736
/* Please keep this list alphabetically ordered by vendor/board name. */
1737
const struct board_pciid_enable board_pciid_enables[] = {
1738

1739
	/* first pci-id set [4],          second pci-id set [4],          dmi identifier coreboot id [2],             vendor name    board name       max_rom_...  OK? flash enable */
1740
#if defined(__i386__) || defined(__x86_64__)
1741 1742 1743 1744 1745 1746 1747 1748
	{0x10DE, 0x0547, 0x147B, 0x1C2F,  0x10DE, 0x0548, 0x147B, 0x1C2F, NULL,          NULL,         NULL,          "abit",        "AN-M2",                 0,   NT, nvidia_mcp_gpio2_raise},
	{0x8086, 0x24d3, 0x147b, 0x1014,  0x8086, 0x2578, 0x147b, 0x1014, NULL,          NULL,         NULL,          "abit",        "IC7",                   0,   NT, intel_ich_gpio23_raise},
	{0x8086, 0x2930, 0x147b, 0x1084,  0x11ab, 0x4364, 0x147b, 0x1084, NULL,          NULL,         NULL,          "abit",        "IP35",                  0,   OK, intel_ich_gpio16_raise},
	{0x8086, 0x2930, 0x147b, 0x1083,  0x10ec, 0x8167, 0x147b, 0x1083, NULL,          NULL,         NULL,          "abit",        "IP35 Pro",              0,   OK, intel_ich_gpio16_raise},
	{0x10de, 0x0050, 0x147b, 0x1c1a,       0,      0,      0,      0, NULL,          NULL,         NULL,          "abit",        "KN8 Ultra",             0,   NT, nvidia_mcp_gpio2_lower},
	{0x10de, 0x01e0, 0x147b, 0x1c00,  0x10de, 0x0060, 0x147B, 0x1c00, NULL,          NULL,         NULL,          "abit",        "NF7-S",                 0,   OK, nvidia_mcp_gpio8_raise},
	{0x10de, 0x02f0, 0x147b, 0x1c26,  0x10de, 0x0240, 0x10de, 0x0222, NULL,          NULL,         NULL,          "abit",        "NF-M2 nView",           0,   NT, nvidia_mcp_gpio4_lower},
	{0x1106, 0x0691,      0,      0,  0x1106, 0x3057,      0,      0, NULL,          "abit",       "vt6x4",       "abit",        "VT6X4",                 0,   OK, via_apollo_gpo4_lower},
1749 1750
	{0x105a, 0x0d30, 0x105a, 0x4d33,  0x8086, 0x1130, 0x8086,      0, NULL,          NULL,         NULL,          "Acorp",       "6A815EPD",              0,   OK, board_acorp_6a815epd},
	{0x1022, 0x746B,      0,      0,       0,      0,      0,      0, NULL,          "AGAMI",      "ARUMA",       "agami",       "Aruma",                 0,   OK, w83627hf_gpio24_raise_2e},
1751
	{0x1106, 0x3177, 0x17F2, 0x3177,  0x1106, 0x3148, 0x17F2, 0x3148, NULL,          NULL,         NULL,          "Albatron",    "PM266A Pro",            0,   OK, w836xx_memw_enable_2e},
1752 1753
	{0x1022, 0x2090,      0,      0,  0x1022, 0x2080,      0,      0, NULL,          "artecgroup", "dbe61",       "Artec Group", "DBE61",                 0,   OK, board_artecgroup_dbe6x},
	{0x1022, 0x2090,      0,      0,  0x1022, 0x2080,      0,      0, NULL,          "artecgroup", "dbe62",       "Artec Group", "DBE62",                 0,   OK, board_artecgroup_dbe6x},
1754
	{0x8086, 0x24D4, 0x1849, 0x24D0,  0x8086, 0x24D5, 0x1849, 0x9739, NULL,          NULL,         NULL,          "ASRock",      "P4i65GV",               0,   OK, intel_ich_gpio23_raise},
1755
	{0x8086, 0x2570, 0x1849, 0x2570,  0x8086, 0x24d3, 0x1849, 0x24d0, NULL,          NULL,         NULL,          "ASRock",      "775i65G",               0,   OK, intel_ich_gpio23_raise},
Russ Dill's avatar
Russ Dill committed
1756
	{0x1106, 0x3189, 0x1043, 0x807F,  0x1106, 0x3065, 0x1043, 0x80ED, NULL,          NULL,         NULL,          "ASUS",        "A7V600-X",              0,   OK, it8712f_gpio3_1_raise},
1757
	{0x1106, 0x3177, 0x1043, 0x80A1,  0x1106, 0x3205, 0x1043, 0x8118, NULL,          NULL,         NULL,          "ASUS",        "A7V8X-MX SE",           0,   OK, w836xx_memw_enable_2e},
1758
	{0x1106, 0x3189, 0x1043, 0x807F,  0x1106, 0x3177, 0x1043, 0x808C, NULL,          NULL,         NULL,          "ASUS",        "A7V8X",                 0,   OK, board_asus_a7v8x},
Russ Dill's avatar
Russ Dill committed
1759
	{0x1106, 0x3189, 0x1043, 0x807F,  0x1106, 0x3177, 0x1043, 0x80A1, NULL,          NULL,         NULL,          "ASUS",        "A7V8X-X",               0,   OK, it8712f_gpio3_1_raise},
1760
	{0x8086, 0x27A0, 0x1043, 0x1287,  0x8086, 0x27DF, 0x1043, 0x1287, "^A8J",        NULL,         NULL,          "ASUS",        "A8JM",                  0,   NT, intel_ich_gpio34_raise},
1761
	{0x10DE, 0x0260, 0x103c, 0x2a3e,  0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI",      NULL,         NULL,          "ASUS",        "A8N-LA",                0,   NT, nvidia_mcp_gpio0_raise},
1762
	{0x10DE, 0x005E, 0x1043, 0x815A,  0x10DE, 0x0054, 0x1043, 0x815A, NULL,          NULL,         NULL,          "ASUS",        "A8N",                   0,   NT, board_shuttle_fn25},
1763
	{0x10de, 0x0264, 0x1043, 0x81bc,  0x10de, 0x02f0, 0x1043, 0x81cd, NULL,          NULL,         NULL,          "ASUS",        "A8N-VM CSM",            0,   NT, w83627ehf_gpio24_raise_2e},
1764
	{0x10DE, 0x0264, 0x1043, 0x81C0,  0x10DE, 0x0260, 0x1043, 0x81C0, NULL,          NULL,         NULL,          "ASUS",        "M2NBP-VM CSM",          0,   OK, nvidia_mcp_gpio0_raise},
1765 1766
	{0x1106, 0x1336, 0x1043, 0x80ed,  0x1106, 0x3288, 0x1043, 0x8249, NULL,          NULL,         NULL,          "ASUS",        "M2V-MX",                0,   OK, via_vt823x_gpio5_raise},
	{0x8086, 0x1A30, 0x1043, 0x8025,  0x8086, 0x244B, 0x104D, 0x80F0, NULL,          NULL,         NULL,          "ASUS",        "P4B266-LM",             0,   OK, intel_ich_gpio21_raise},
1767
	{0x8086, 0x1a30, 0x1043, 0x8070,  0x8086, 0x244b, 0x1043, 0x8028, NULL,          NULL,         NULL,          "ASUS",        "P4B266",                0,   OK, intel_ich_gpio22_raise},
1768
	{0x8086, 0x1A30, 0x1043, 0x8088,  0x8086, 0x24C3, 0x1043, 0x8089, NULL,          NULL,         NULL,          "ASUS",        "P4B533-E",              0,   NT, intel_ich_gpio22_raise},
1769
	{0x8086, 0x24D3, 0x1043, 0x80A6,  0x8086, 0x2578, 0x1043, 0x80F6, NULL,          NULL,         NULL,          "ASUS",        "P4C800-E Deluxe",       0,   OK, intel_ich_gpio21_raise},
1770
	{0x8086, 0x2570, 0x1043, 0x80F2,  0x105A, 0x3373, 0x1043, 0x80F5, NULL,          NULL,         NULL,          "ASUS",        "P4P800-E Deluxe",       0,   OK, intel_ich_gpio21_raise},
1771
	{0x8086, 0x2570, 0x1043, 0x80A5,  0x105A, 0x24D3, 0x1043, 0x80A6, NULL,          NULL,         NULL,          "ASUS",        "P4SD-LA",               0,   NT, intel_ich_gpio32_raise},
David Borg's avatar
David Borg committed
1772
	{0x1039, 0x0661, 0x1043, 0x8113,  0x1039, 0x5513, 0x1043, 0x8087, NULL,          NULL,         NULL,          "ASUS",        "P4S800-MX",             512, OK, w836xx_memw_enable_2e},
1773 1774
	{0x10B9, 0x1541,      0,      0,  0x10B9, 0x1533,      0,      0, "^P5A$",       "asus",       "p5a",         "ASUS",        "P5A",                   0,   OK, board_asus_p5a},
	{0x10DE, 0x0030, 0x1043, 0x818a,  0x8086, 0x100E, 0x1043, 0x80EE, NULL,          NULL,         NULL,          "ASUS",        "P5ND2-SLI Deluxe",      0,   OK, nvidia_mcp_gpio10_raise},
1775
	{0x8086, 0x24dd, 0x1043, 0x80a6,  0x8086, 0x2570, 0x1043, 0x8157, NULL,          NULL,         NULL,          "ASUS",        "P5PE-VM",               0,   OK, intel_ich_gpio21_raise},
1776
	{0x8086, 0x3590, 0x1028, 0x016c,  0x1000, 0x0030, 0x1028, 0x016c, NULL,          NULL,         NULL,          "Dell",        "PowerEdge 1850",        0,   OK, intel_ich_gpio23_raise},
1777
	{0x1106, 0x3038, 0x1019, 0x0996,  0x1106, 0x3177, 0x1019, 0x0996, NULL,          NULL,         NULL,          "Elitegroup",  "K7VTA3",                256, OK, NULL},
1778 1779 1780
	{0x1106, 0x3177, 0x1106, 0x3177,  0x1106, 0x3059, 0x1695, 0x3005, NULL,          NULL,         NULL,          "EPoX",        "EP-8K5A2",              0,   OK, w836xx_memw_enable_2e},
	{0x10EC, 0x8139, 0x1695, 0x9001,  0x11C1, 0x5811, 0x1695, 0x9015, NULL,          NULL,         NULL,          "EPoX",        "EP-8RDA3+",             0,   OK, nvidia_mcp_gpio31_raise},
	{0x8086, 0x7110,      0,      0,  0x8086, 0x7190,      0,      0, NULL,          "epox",       "ep-bx3",      "EPoX",        "EP-BX3",                0,   OK, board_epox_ep_bx3},
1781
	{0x1106, 0x0686, 0x1106, 0x0686,  0x1106, 0x3058, 0x1458, 0xa000, NULL,          NULL,         NULL,          "GIGABYTE",    "GA-7ZM",                512, OK, NULL},
1782
	{0x8086, 0x244b, 0x8086, 0x2442,  0x8086, 0x2445, 0x1458, 0xa002, NULL,          NULL,         NULL,          "GIGABYTE",    "GA-8IRML",              0,   OK, intel_ich_gpio25_raise},
1783
	{0x8086, 0x24c3, 0x1458, 0x24c2,  0x8086, 0x24cd, 0x1458, 0x5004, NULL,          NULL,         NULL,          "GIGABYTE",    "GA-8PE667 Ultra 2",     0,   OK, intel_ich_gpio32_raise},
1784
	{0x10DE, 0x0050, 0x1458, 0x0C11,  0x10DE, 0x005e, 0x1458, 0x5000, NULL,          NULL,         NULL,          "GIGABYTE",    "GA-K8N-SLI",            0,   OK, nvidia_mcp_gpio21_raise},
1785 1786
	{0x1166, 0x0223, 0x103c, 0x320d,  0x14e4, 0x1678, 0x103c, 0x703e, NULL,          "hp",         "dl145_g3",    "HP",          "DL145 G3",              0,   OK, board_hp_dl145_g3_enable},
	{0x1166, 0x0223, 0x103c, 0x320d,  0x14e4, 0x1648, 0x103c, 0x310f, NULL,          "hp",         "dl165_g6",    "HP",          "DL165 G6",              0,   OK, board_hp_dl165_g6_enable},
1787
	{0x8086, 0x2580, 0x103c, 0x2a08,  0x8086, 0x2640, 0x103c, 0x2a0a, NULL,          NULL,         NULL,          "HP",          "Puffer2-UL8E",          0,   OK, intel_ich_gpio18_raise},
1788
	{0x8086, 0x2415, 0x103c, 0x1249,  0x10b7, 0x9200, 0x103c, 0x1246, NULL,          NULL,         NULL,          "HP",          "Vectra VL400",          0,   OK, board_hp_vl400}, 
1789
	{0x8086, 0x1a30, 0x103c, 0x1a30,  0x8086, 0x2443, 0x103c, 0x2440, "^VL420$",     NULL,         NULL,          "HP",          "VL420 SFF",             0,   OK, intel_ich_gpio22_raise},
Michael Karcher's avatar
Michael Karcher committed
1790
	{0x10de, 0x0369, 0x103c, 0x12fe,  0x10de, 0x0364, 0x103c, 0x12fe, NULL,          NULL,         NULL,          "HP",          "xw9400",                0,   OK, nvidia_mcp_gpio5_raise},
1791
	{0x8086, 0x27A0,      0,      0,  0x8086, 0x27B9,      0,      0, NULL,          "ibase",      "mb899",       "IBASE",       "MB899",                 0,   OK, intel_ich_gpio26_raise},
1792 1793
	{0x1166, 0x0205, 0x1014, 0x0347,  0x1002, 0x515E, 0x1014, 0x0325, NULL,          NULL,         NULL,          "IBM",         "x3455",                 0,   OK, board_ibm_x3455},
	{0x1039, 0x5513, 0x8086, 0xd61f,  0x1039, 0x6330, 0x8086, 0xd61f, NULL,          NULL,         NULL,          "Intel",       "D201GLY",               0,   OK, wbsio_check_for_spi},
1794
	{0x8086, 0x7190,      0,      0,  0x8086, 0x7110,      0,      0, "^SE440BX-2$", NULL,         NULL,          "Intel",       "SE440BX-2",             0,   NT, intel_piix4_gpo27_lower},
1795
	{0x1022, 0x7468,      0,      0,       0,      0,      0,      0, NULL,          "iwill",      "dk8_htx",     "IWILL",       "DK8-HTX",               0,   OK, w83627hf_gpio24_raise_2e},
1796
	{0x8086, 0x27A0, 0x8086, 0x27a0,  0x8086, 0x27b8, 0x8086, 0x27b8, NULL,          "kontron",    "986lcd-m",    "Kontron",     "986LCD-M",              0,   OK, board_kontron_986lcd_m},
1797
	{0x8086, 0x2411, 0x8086, 0x2411,  0x8086, 0x7125, 0x0e11, 0xb165, NULL,          NULL,         NULL,          "Mitac",       "6513WU",                0,   OK, board_mitac_6513wu},
1798
	{0x10DE, 0x005E, 0x1462, 0x7125,  0x10DE, 0x0052, 0x1462, 0x7125, NULL,          NULL,         NULL,          "MSI",         "K8N Neo4-F",            0,   OK, nvidia_mcp_gpio2_raise},
Joshua Roys's avatar
Joshua Roys committed
1799
	{0x8086, 0x2560, 0x1462, 0x5770,  0x8086, 0x2562, 0x1462, 0x5778, NULL,          NULL,         NULL,          "MSI",         "MS-6577",               0,   OK, w83627hf_gpio25_raise_2e},
1800
	{0x13f6, 0x0111, 0x1462, 0x5900,  0x1106, 0x3177, 0x1106,      0, NULL,          NULL,         NULL,          "MSI",         "MS-6590 (KT4 Ultra)",   0,   OK, board_msi_kt4v},
Michael Karcher's avatar
Michael Karcher committed
1801
	{0x1106, 0x3149, 0x1462, 0x7094,  0x10ec, 0x8167, 0x1462, 0x094c, NULL,          NULL,         NULL,          "MSI",         "MS-6702E (K8T Neo2-F)", 0,   OK, w83627thf_gpio44_raise_2e},
1802 1803
	{0x1106, 0x0571, 0x1462, 0x7120,  0x1106, 0x3065, 0x1462, 0x7120, NULL,          NULL,         NULL,          "MSI",         "MS-6712 (KT4V)",        0,   OK, board_msi_kt4v},
	{0x1039, 0x7012, 0x1462, 0x0050,  0x1039, 0x6325, 0x1462, 0x0058, NULL,          NULL,         NULL,          "MSI",         "MS-7005 (651M-L)",      0,   OK, board_msi_651ml},
1804
	{0x10DE, 0x00E0, 0x1462, 0x0250,  0x10DE, 0x00E1, 0x1462, 0x0250, NULL,          NULL,         NULL,          "MSI",         "MS-7025 (K8N Neo2 Platinum)", 0,   OK, nvidia_mcp_gpio0c_raise},
1805
	{0x8086, 0x2658, 0x1462, 0x7046,  0x1106, 0x3044, 0x1462, 0x046d, NULL,          NULL,         NULL,          "MSI",         "MS-7046",               0,   OK, intel_ich_gpio19_raise},
Michael Karcher's avatar
Michael Karcher committed
1806
	{0x10DE, 0x005E, 0x1462, 0x7135,  0x10DE, 0x0050, 0x1462, 0x7135, NULL,          "msi",        "k8n-neo3",    "MSI",         "MS-7135 (K8N Neo3)",    0,   OK, w83627thf_gpio44_raise_4e},
1807
	{0x10DE, 0x0270, 0x1462, 0x7207,  0x10DE, 0x0264, 0x1462, 0x7207, NULL,          NULL,         NULL,          "MSI",         "MS-7207 (K8N GM2-L)",   0,   NT, nvidia_mcp_gpio2_raise},
Michael Karcher's avatar
Michael Karcher committed
1808
	{0x1011, 0x0019, 0xaa55, 0xaa55,  0x8086, 0x7190,      0,      0, NULL,          NULL,         NULL,          "Nokia",       "IP530",                 0,   OK, fdc37b787_gpio50_raise_3f0},
1809
	{0x8086, 0x24d3, 0x144d, 0xb025,  0x8086, 0x1050, 0x144d, 0xb025, NULL,          NULL,         NULL,          "Samsung",     "Polaris 32",            0,   OK, intel_ich_gpio21_raise},
1810
	{0x1106, 0x3099,      0,      0,  0x1106, 0x3074,      0,      0, NULL,          "shuttle",    "ak31",        "Shuttle",     "AK31",                  0,   OK, w836xx_memw_enable_2e},
1811
	{0x1106, 0x3104, 0x1297, 0xa238,  0x1106, 0x3059, 0x1297, 0xc063, NULL,          NULL,         NULL,          "Shuttle",     "AK38N",                 256, OK, NULL},
1812
	{0x10DE, 0x0050, 0x1297, 0x5036,  0x1412, 0x1724, 0x1297, 0x5036, NULL,          NULL,         NULL,          "Shuttle",     "FN25",                  0,   OK, board_shuttle_fn25},
1813
	{0x1106, 0x3038, 0x0925, 0x1234,  0x1106, 0x3058, 0x15DD, 0x7609, NULL,          NULL,         NULL,          "Soyo",        "SY-7VCA",               0,   OK, via_apollo_gpo0_lower},
1814
	{0x1106, 0x3038, 0x0925, 0x1234,  0x1106, 0x0596, 0x1106,      0, NULL,          NULL,         NULL,          "Tekram",      "P6Pro-A5",              256, OK, NULL},
1815
	{0x1106, 0x3123, 0x1106, 0x3123,  0x1106, 0x3059, 0x1106, 0x4161, NULL,          NULL,         NULL,          "Termtek",     "TK-3370 (Rev:2.5B)",    0,   OK, w836xx_memw_enable_4e},
1816
	{0x8086, 0x1076, 0x8086, 0x1176,  0x1106, 0x3059, 0x10f1, 0x2498, NULL,          NULL,         NULL,          "Tyan",        "S2498 (Tomcat K7M)",    0,   OK, w836xx_memw_enable_2e},
1817
	{0x1106, 0x0259, 0x1106, 0xAA07,  0x1106, 0x3227, 0x1106, 0xAA07, NULL,          NULL,         NULL,          "VIA",         "EPIA EK",               0,   NT, via_vt823x_gpio9_raise},
1818 1819
	{0x1106, 0x3177, 0x1106, 0xAA01,  0x1106, 0x3123, 0x1106, 0xAA01, NULL,          NULL,         NULL,          "VIA",         "EPIA M/MII/...",        0,   OK, via_vt823x_gpio15_raise},
	{0x1106, 0x0259, 0x1106, 0x3227,  0x1106, 0x3065, 0x1106, 0x3149, NULL,          NULL,         NULL,          "VIA",         "EPIA-N/NL",             0,   OK, via_vt823x_gpio9_raise},
1820
#endif
1821
	{     0,      0,      0,      0,       0,      0,      0,      0, NULL,          NULL,         NULL,          NULL,          NULL,                    0,   NT, NULL}, /* end marker */
1822 1823
};

1824
/*
Stefan Reinauer's avatar
Stefan Reinauer committed
1825
 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermann's avatar
Uwe Hermann committed
1826
 * Require main PCI IDs to match too as extra safety.
1827
 */
1828
static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1829
							    const char *part)
1830
{
1831 1832
	const struct board_pciid_enable *board = board_pciid_enables;
	const struct board_pciid_enable *partmatch = NULL;
1833

1834
	for (; board->vendor_name; board++) {
1835 1836
		if (vendor && (!board->lb_vendor
			       || strcasecmp(board->lb_vendor, vendor)))
1837
			continue;
1838

1839
		if (!board->lb_part || strcasecmp(board->lb_part, part))
1840
			continue;
1841

1842 1843
		if (!pci_dev_find(board->first_vendor, board->first_device))
			continue;
1844

1845
		if (board->second_vendor &&
1846
		    !pci_dev_find(board->second_vendor, board->second_device))
1847
			continue;
1848 1849 1850 1851 1852 1853

		if (vendor)
			return board;

		if (partmatch) {
			/* a second entry has a matching part name */
1854 1855
			msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
			msg_pinfo("At least vendors '%s' and '%s' match.\n",
1856
			       partmatch->lb_vendor, board->lb_vendor);
1857
			msg_perr("Please use the full -m vendor:part syntax.\n");
1858 1859 1860
			return NULL;
		}
		partmatch = board;
1861
	}
1862

1863 1864 1865
	if (partmatch)
		return partmatch;

1866 1867 1868 1869 1870
	if (!partvendor_from_cbtable) {
		/* Only warn if the mainboard type was not gathered from the
		 * coreboot table. If it was, the coreboot implementor is
		 * expected to fix flashrom, too.
		 */
1871
		msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
1872 1873
		       vendor, part);
	}
1874
	return NULL;
1875 1876
}

1877
/*
Uwe Hermann's avatar
Uwe Hermann committed
1878 1879
 * Match boards on PCI IDs and subsystem IDs.
 * Second set of IDs can be main only or missing completely.
1880
 */
1881
const static struct board_pciid_enable *board_match_pci_card_ids(void)
1882
{
1883
	const struct board_pciid_enable *board = board_pciid_enables;
1884

1885
	for (; board->vendor_name; board++) {
1886 1887
		if ((!board->first_card_vendor || !board->first_card_device) &&
		      !board->dmi_pattern)
1888 1889 1890
			continue;

		if (!pci_card_find(board->first_vendor, board->first_device,
1891 1892
				   board->first_card_vendor,
				   board->first_card_device))
1893 1894 1895 1896 1897
			continue;

		if (board->second_vendor) {
			if (board->second_card_vendor) {
				if (!pci_card_find(board->second_vendor,
1898 1899 1900
						   board->second_device,
						   board->second_card_vendor,
						   board->second_card_device))
1901 1902 1903
					continue;
			} else {
				if (!pci_dev_find(board->second_vendor,
1904
						  board->second_device))
1905 1906 1907 1908
					continue;
			}
		}

Michael Karcher's avatar
Michael Karcher committed
1909 1910
		if (board->dmi_pattern) {
			if (!has_dmi_support) {
1911
				msg_perr("WARNING: Can't autodetect %s %s,"
Michael Karcher's avatar
Michael Karcher committed
1912 1913 1914 1915 1916 1917 1918 1919 1920
				       " DMI info unavailable.\n",
				       board->vendor_name, board->board_name);
				continue;
			} else {
				if (!dmi_match(board->dmi_pattern))
					continue;
			}
		}

1921 1922 1923 1924
		return board;
	}

	return NULL;
1925 1926
}

1927
int board_flash_enable(const char *vendor, const char *part)
1928
{
1929
	const struct board_pciid_enable *board = NULL;
1930
	int ret = 0;
1931

1932
	if (part)
Stefan Reinauer's avatar
Stefan Reinauer committed
1933
		board = board_match_coreboot_name(vendor, part);
1934

1935 1936
	if (!board)
		board = board_match_pci_card_ids();
1937

1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
	if (board && board->status == NT) {
		if (!force_boardenable) {
			msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
			       "code has not been tested, and thus will not not be executed by default.\n"
			       "Depending on your hardware environment, erasing, writing or even probing\n"
			       "can fail without running the board specific code.\n\n"
			       "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
			       "\"internal programmer\") for details.\n",
			       board->vendor_name, board->board_name);
		board = NULL;
		} else {
		        msg_pinfo("NOTE: Running an untested board enable procedure.\n"
		               "Please report success/failure to flashrom@flashrom.org.\n");
1951
		}
1952 1953
        }

1954
	if (board) {
1955 1956 1957 1958
		if (board->max_rom_decode_parallel)
			max_rom_decode.parallel =
				board->max_rom_decode_parallel * 1024;

1959
		if (board->enable != NULL) {
1960
			msg_pinfo("Disabling flash write protection for "
1961 1962
				  "board \"%s %s\"... ", board->vendor_name,
				  board->board_name);
1963

1964
			ret = board->enable();
1965
			if (ret)
1966
				msg_pinfo("FAILED!\n");
1967
			else
1968
				msg_pinfo("OK.\n");
1969
		}
1970
	}
1971

1972
	return ret;
1973
}