board_enable.c 57.2 KB
Newer Older
1
/*
2
 * This file is part of the flashrom project.
3
 *
4 5
 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
6
 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
7
 * Copyright (C) 2007 Carl-Daniel Hailfinger
8
 *
9 10 11
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
12
 *
13 14 15 16 17 18 19 20
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
21 22 23 24 25 26 27 28 29
 */

/*
 * Contains the board specific flash enables.
 */

#include <string.h>
#include "flash.h"

30
#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen's avatar
Luc Verhaegen committed
31
/*
Uwe Hermann's avatar
Uwe Hermann committed
32
 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen's avatar
Luc Verhaegen committed
33 34
 */
/* Enter extended functions */
35
void w836xx_ext_enter(uint16_t port)
36
{
37 38
	OUTB(0x87, port);
	OUTB(0x87, port);
Luc Verhaegen's avatar
Luc Verhaegen committed
39
}
40

Luc Verhaegen's avatar
Luc Verhaegen committed
41
/* Leave extended functions */
42
void w836xx_ext_leave(uint16_t port)
Luc Verhaegen's avatar
Luc Verhaegen committed
43
{
44
	OUTB(0xAA, port);
Luc Verhaegen's avatar
Luc Verhaegen committed
45 46
}

47 48
/* Generic Super I/O helper functions */
uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen's avatar
Luc Verhaegen committed
49
{
50 51
	OUTB(reg, port);
	return INB(port + 1);
Luc Verhaegen's avatar
Luc Verhaegen committed
52 53
}

54
void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen's avatar
Luc Verhaegen committed
55
{
56 57
	OUTB(reg, port);
	OUTB(data, port + 1);
Luc Verhaegen's avatar
Luc Verhaegen committed
58 59
}

60
void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen's avatar
Luc Verhaegen committed
61
{
62
	uint8_t tmp;
Luc Verhaegen's avatar
Luc Verhaegen committed
63

64 65 66
	OUTB(reg, port);
	tmp = INB(port + 1) & ~mask;
	OUTB(tmp | (data & mask), port + 1);
67 68
}

69 70 71 72 73 74 75 76 77 78 79 80 81
/* Not used yet. */
#if 0
static int enable_flash_decode_superio(void)
{
	int ret;
	uint8_t tmp;

	switch (superio.vendor) {
	case SUPERIO_VENDOR_NONE:
		ret = -1;
		break;
	case SUPERIO_VENDOR_ITE:
		enter_conf_mode_ite(superio.port);
82
		/* Enable flash mapping. Works for most old ITE style Super I/O. */
83 84 85 86 87 88 89
		tmp = sio_read(superio.port, 0x24);
		tmp |= 0xfc;
		sio_write(superio.port, 0x24, tmp);
		exit_conf_mode_ite(superio.port);
		ret = 0;
		break;
	default:
90
		msg_pdbg("Unhandled Super I/O type!\n");
91 92 93 94 95 96 97
		ret = -1;
		break;
	}
	return ret;
}
#endif

Michael Karcher's avatar
Michael Karcher committed
98 99 100
/**
 * SMSC FDC37B787: Raise GPIO50
 */
101
static int fdc37b787_gpio50_raise(uint16_t port)
Michael Karcher's avatar
Michael Karcher committed
102 103 104 105 106 107
{
	uint8_t id, val;

	OUTB(0x55, port);	/* enter conf mode */
	id = sio_read(port, 0x20);
	if (id != 0x44) {
108
		msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
Michael Karcher's avatar
Michael Karcher committed
109 110 111 112 113 114 115 116 117
		OUTB(0xAA, port); /* leave conf mode */
		return -1;
	}

	sio_write(port, 0x07, 0x08);	/* Select Aux I/O subdevice */

	val = sio_read(port, 0xC8);	/* GP50 */
	if ((val & 0x1B) != 0x10)	/* output, no invert, GPIO */
	{
118
		msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
Michael Karcher's avatar
Michael Karcher committed
119 120 121 122 123 124 125 126 127 128 129 130 131
		OUTB(0xAA, port);
		return -1;
	}

	sio_mask(port, 0xF9, 0x01, 0x01);

	OUTB(0xAA, port);		/* Leave conf mode */
	return 0;
}

/**
 * Suited for Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
 */
132
static int fdc37b787_gpio50_raise_3f0(void)
Michael Karcher's avatar
Michael Karcher committed
133
{
134
	return fdc37b787_gpio50_raise(0x3f0);
Michael Karcher's avatar
Michael Karcher committed
135 136
}

Michael Karcher's avatar
Michael Karcher committed
137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
struct winbond_mux {
	uint8_t reg;		/* 0 if the corresponding pin is not muxed */
	uint8_t data;		/* reg/data/mask may be directly ... */
	uint8_t mask;		/* ... passed to sio_mask */
};

struct winbond_port {
	const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
	uint8_t ldn;		/* LDN this GPIO register is located in */
	uint8_t enable_bit;	/* bit in 0x30 of that LDN to enable 
	                           the GPIO port */
	uint8_t base;		/* base register in that LDN for the port */
};

struct winbond_chip {
	uint8_t device_id;	/* reg 0x20 of the expected w83626x */
	uint8_t gpio_port_count;
	const struct winbond_port *port;
};


#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}

enum winbond_id {
	WINBOND_W83627HF_ID = 0x52,
162
	WINBOND_W83627EHF_ID = 0x88,
Michael Karcher's avatar
Michael Karcher committed
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
	WINBOND_W83627THF_ID = 0x82,
};

static const struct winbond_mux w83627hf_port2_mux[8] = {
	{0x2A, 0x01, 0x01},	/* or MIDI */
	{0x2B, 0x80, 0x80},	/* or SPI */
	{0x2B, 0x40, 0x40},	/* or SPI */
	{0x2B, 0x20, 0x20},	/* or power LED */
	{0x2B, 0x10, 0x10},	/* or watchdog */
	{0x2B, 0x08, 0x08},	/* or infra red */
	{0x2B, 0x04, 0x04},	/* or infra red */
	{0x2B, 0x03, 0x03}	/* or IRQ1 input */
};

static const struct winbond_port w83627hf[3] = {
	UNIMPLEMENTED_PORT,
	{w83627hf_port2_mux, 0x08, 0, 0xF0},
	UNIMPLEMENTED_PORT
};

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
static const struct winbond_mux w83627ehf_port2_mux[8] = {
	{0x29, 0x06, 0x02},	/* or MIDI */
	{0x29, 0x06, 0x02},
	{0x24, 0x02, 0x00},	/* or SPI ROM interface */
	{0x24, 0x02, 0x00},
	{0x2A, 0x01, 0x01},	/* or keyboard/mouse interface */
	{0x2A, 0x01, 0x01},
	{0x2A, 0x01, 0x01},
	{0x2A, 0x01, 0x01}
};

static const struct winbond_port w83627ehf[6] = {
	UNIMPLEMENTED_PORT,
	{w83627ehf_port2_mux, 0x09, 0, 0xE3},
	UNIMPLEMENTED_PORT,
	UNIMPLEMENTED_PORT,
	UNIMPLEMENTED_PORT,
	UNIMPLEMENTED_PORT
};

Michael Karcher's avatar
Michael Karcher committed
203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
static const struct winbond_mux w83627thf_port4_mux[8] = {
	{0x2D, 0x01, 0x01},	/* or watchdog or VID level strap */
	{0x2D, 0x02, 0x02},	/* or resume reset */
	{0x2D, 0x04, 0x04},	/* or S3 input */
	{0x2D, 0x08, 0x08},	/* or PSON# */
	{0x2D, 0x10, 0x10},	/* or PWROK */
	{0x2D, 0x20, 0x20},	/* or suspend LED */
	{0x2D, 0x40, 0x40},	/* or panel switch input */
	{0x2D, 0x80, 0x80}	/* or panel switch output */
};

static const struct winbond_port w83627thf[5] = {
	UNIMPLEMENTED_PORT,	/* GPIO1 */
	UNIMPLEMENTED_PORT,	/* GPIO2 */
	UNIMPLEMENTED_PORT,	/* GPIO3 */
	{w83627thf_port4_mux, 0x09, 1, 0xF4},
	UNIMPLEMENTED_PORT	/* GPIO5 */
};

static const struct winbond_chip winbond_chips[] = {
	{WINBOND_W83627HF_ID,  ARRAY_SIZE(w83627hf),  w83627hf },
224
	{WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
Michael Karcher's avatar
Michael Karcher committed
225 226 227 228 229 230 231 232
	{WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
};

/* Detects which Winbond Super I/O is responding at the given base
   address, but takes no effort to make sure the chip is really a
   Winbond Super I/O */

static const struct winbond_chip * winbond_superio_detect(uint16_t base)
233
{
Michael Karcher's avatar
Michael Karcher committed
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
	uint8_t chipid;
	const struct winbond_chip * chip = NULL;
	int i;

	w836xx_ext_enter(base);
	chipid = sio_read(base, 0x20);
	for (i = 0; i < ARRAY_SIZE(winbond_chips); i++)
		if (winbond_chips[i].device_id == chipid)
		{
			chip = &winbond_chips[i];
			break;
		}
	
	w836xx_ext_leave(base);
	return chip;
}

/* The chipid parameter goes away as soon as we have Super I/O matching in the
   board enable table. The call to winbond_superio_detect goes away as
   soon as we have generic Super I/O detection code. */
static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
                            int pin, int raise)
{
	const struct winbond_chip * chip = NULL;
	const struct winbond_port * gpio;
	int port = pin / 10;
	int bit = pin % 10;

	chip = winbond_superio_detect(base);
	if (!chip) {
		msg_perr("\nERROR: No supported Winbond Super I/O found\n");
		return -1;
	}
267 268 269 270 271
	if (chip->device_id != chipid) {
		msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
		         "expected %x\n", chip->device_id, chipid);
		return -1;
	}
Michael Karcher's avatar
Michael Karcher committed
272 273 274 275 276 277 278
	if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
		msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
		         pin);
		return -1;
	}

	gpio = &chip->port[port - 1];
Luc Verhaegen's avatar
Luc Verhaegen committed
279

Michael Karcher's avatar
Michael Karcher committed
280 281 282
	if (gpio->ldn == 0) {
		msg_perr("\nERROR: GPIO%d is not supported yet on this"
		          " winbond chip\n", port);
283 284 285
		return -1;
	}

Michael Karcher's avatar
Michael Karcher committed
286
	w836xx_ext_enter(base);
Luc Verhaegen's avatar
Luc Verhaegen committed
287

Michael Karcher's avatar
Michael Karcher committed
288 289
	/* Select logical device */
	sio_write(base, 0x07, gpio->ldn);
290

Michael Karcher's avatar
Michael Karcher committed
291 292
	/* Activate logical device. */
	sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
293

Michael Karcher's avatar
Michael Karcher committed
294 295 296 297 298 299 300 301 302 303
	/* Select GPIO function of that pin */
	if (gpio->mux && gpio->mux[bit].reg)
		sio_mask(base, gpio->mux[bit].reg,
		         gpio->mux[bit].data, gpio->mux[bit].mask);

	sio_mask(base, gpio->base + 0, 0, 1 << bit);	/* make pin output */
	sio_mask(base, gpio->base + 2, 0, 1 << bit);	/* Clear inversion */
	sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);

	w836xx_ext_leave(base);
304 305 306 307

	return 0;
}

Michael Karcher's avatar
Michael Karcher committed
308 309 310 311 312 313 314 315
/**
 * Winbond W83627HF: Raise GPIO24.
 *
 * Suited for:
 *  - Agami Aruma
 *  - IWILL DK8-HTX
 */
static int w83627hf_gpio24_raise_2e()
316
{
Michael Karcher's avatar
Michael Karcher committed
317
	return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
318 319
}

320 321 322 323
/**
 * Winbond W83627EHF: Raise GPIO24.
 *
 * Suited for:
324
 *  - Asus A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51.
325 326 327 328 329 330
 */
static int w83627ehf_gpio24_raise_2e()
{
	return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
}

331
/**
Michael Karcher's avatar
Michael Karcher committed
332
 * Winbond W83627THF: Raise GPIO 44.
333 334
 *
 * Suited for:
335
 *  - MSI K8T Neo2-F
336
 */
Michael Karcher's avatar
Michael Karcher committed
337
static int w83627thf_gpio44_raise_2e()
338
{
Michael Karcher's avatar
Michael Karcher committed
339
	return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
340 341
}

Michael Karcher's avatar
Michael Karcher committed
342 343 344 345 346 347 348
/**
 * Winbond W83627THF: Raise GPIO 44.
 *
 * Suited for:
 *  - MSI K8N Neo3
 */
static int w83627thf_gpio44_raise_4e()
349
{
Michael Karcher's avatar
Michael Karcher committed
350
	return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
351
}
352

Uwe Hermann's avatar
Uwe Hermann committed
353
/**
354
 * w83627: Enable MEMW# and set ROM size to max.
355
 */
356
static void w836xx_memw_enable(uint16_t port)
357
{
358 359
	w836xx_ext_enter(port);
	if (!(sio_read(port, 0x24) & 0x02)) {	/* Flash ROM enabled? */
360
		/* Enable MEMW# and set ROM size select to max. (4M). */
361
		sio_mask(port, 0x24, 0x28, 0x28);
362
	}
363
	w836xx_ext_leave(port);
364 365 366
}

/**
367 368 369 370 371 372
 * Suited for:
 *   - EPoX EP-8K5A2: VIA KT333 + VT8235.
 *   - Albatron PM266A Pro: VIA P4M266A + VT8235.
 *   - Shuttle AK31 (all versions): VIA KT266 + VT8233.
 *   - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
 *   - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
373
 */
374
static int w836xx_memw_enable_2e(void)
375
{
376
	w836xx_memw_enable(0x2E);
377

378
	return 0;
379 380
}

381 382 383 384
/**
 * Suited for:
 *   - Termtek TK-3370 (rev. 2.5b)
 */
385
static int w836xx_memw_enable_4e(void)
386 387 388 389 390 391
{
	w836xx_memw_enable(0x4E);

	return 0;
}

392
/**
393 394
 * Suited for all boards with ITE IT8705F.
 * The SIS950 Super I/O probably requires a similar flash write enable.
395
 */
396
int it8705f_write_enable(uint8_t port)
397
{
398 399 400
	uint8_t tmp;
	int ret = 0;

401
	enter_conf_mode_ite(port);
402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
	tmp = sio_read(port, 0x24);
	/* Check if at least one flash segment is enabled. */
	if (tmp & 0xf0) {
		/* The IT8705F will respond to LPC cycles and translate them. */
		buses_supported = CHIP_BUSTYPE_PARALLEL;
		/* Flash ROM I/F Writes Enable */
		tmp |= 0x04;
		msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
		if (tmp & 0x02) {
			/* The data sheet contradicts itself about max size. */
			max_rom_decode.parallel = 1024 * 1024;
			msg_pinfo("IT8705F with very unusual settings. Please "
				  "send the output of \"flashrom -V\" to \n"
				  "flashrom@flashrom.org to help us finish "
				  "support for your Super I/O. Thanks.\n");
			ret = 1;
		} else if (tmp & 0x08) {
			max_rom_decode.parallel = 512 * 1024;
		} else {
			max_rom_decode.parallel = 256 * 1024;
		}
		/* Safety checks. The data sheet is unclear here: Segments 1+3
		 * overlap, no segment seems to cover top - 1MB to top - 512kB.
		 * We assume that certain combinations make no sense.
		 */
		if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
		    (!(tmp & 0x10)) || /* 128 kB dis */
		    (!(tmp & 0x40))) { /*  256/512 kB dis */
			msg_perr("Inconsistent IT8705F decode size!\n");
			ret = 1;
		}
		if (sio_read(port, 0x25) != 0) {
			msg_perr("IT8705F flash data pins disabled!\n");
			ret = 1;
		}
		if (sio_read(port, 0x26) != 0) {
			msg_perr("IT8705F flash address pins 0-7 disabled!\n");
			ret = 1;
		}
		if (sio_read(port, 0x27) != 0) {
			msg_perr("IT8705F flash address pins 8-15 disabled!\n");
			ret = 1;
		}
		if ((sio_read(port, 0x29) & 0x10) != 0) {
			msg_perr("IT8705F flash write enable pin disabled!\n");
			ret = 1;
		}
		if ((sio_read(port, 0x29) & 0x08) != 0) {
			msg_perr("IT8705F flash chip select pin disabled!\n");
			ret = 1;
		}
		if ((sio_read(port, 0x29) & 0x04) != 0) {
			msg_perr("IT8705F flash read strobe pin disabled!\n");
			ret = 1;
		}
		if ((sio_read(port, 0x29) & 0x03) != 0) {
			msg_perr("IT8705F flash address pins 16-17 disabled!\n");
			/* Not really an error if you use flash chips smaller
			 * than 256 kByte, but such a configuration is unlikely.
			 */
			ret = 1;
		}
		msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
			max_rom_decode.parallel);
		if (ret) {
			msg_pinfo("Not enabling IT8705F flash write.\n");
		} else {
			sio_write(port, 0x24, tmp);
		}
	} else {
		msg_pdbg("No IT8705F flash segment enabled.\n");
		/* Not sure if this is an error or not. */
		ret = 0;
	}
476 477
	exit_conf_mode_ite(port);

478
	return ret;
479
}
480

481 482 483 484 485 486
static int pc87360_gpio_set(uint8_t gpio, int raise)
{
        static const int bankbase[] = {0, 4, 8, 10, 12};
        int gpio_bank = gpio / 8;
        int gpio_pin = gpio % 8;
        uint16_t baseport;
487
        uint8_t id, val;
488

489
        if (gpio_bank > 4) {
490
                msg_perr("PC87360: Invalid GPIO %d\n", gpio);
491 492 493 494
                return -1;
        }

        id = sio_read(0x2E, 0x20);
495
        if (id != 0xE1) {
496
                msg_perr("PC87360: unexpected ID %02x\n", id);
497 498 499
                return -1;
        }

500
        sio_write(0x2E, 0x07, 0x07);		/* Select GPIO device */
501
        baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
502
        if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
503
                msg_perr("PC87360: invalid GPIO base address %04x\n",
504 505 506 507
                         baseport);
                return -1;
        }
        sio_mask (0x2E, 0x30, 0x01, 0x01);	/* Enable logical device */
508
        sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
509 510 511
        sio_mask (0x2E, 0xF1, 0x01, 0x01);	/* Make pin output */

        val = INB(baseport + bankbase[gpio_bank]);
512
        if (raise)
513 514 515 516 517 518 519 520
                val |= 1 << gpio_pin;
        else
                val &= ~(1 << gpio_pin);
        OUTB(val, baseport + bankbase[gpio_bank]);

        return 0;
}

521 522 523
/**
 * VT823x: Set one of the GPIO pins.
 */
524
static int via_vt823x_gpio_set(uint8_t gpio, int raise)
525
{
526
	struct pci_dev *dev;
527
	uint16_t base;
David Bartley's avatar
David Bartley committed
528
	uint8_t val, bit, offset;
529

530 531 532 533 534 535 536
	dev = pci_dev_find_vendorclass(0x1106, 0x0601);
	switch (dev->device_id) {
	case 0x3177:	/* VT8235 */
	case 0x3227:	/* VT8237R */
	case 0x3337:	/* VT8237A */
		break;
	default:
537
		msg_perr("\nERROR: VT823x ISA bridge not found.\n");
538 539 540
		return -1;
	}

Jon Harrison's avatar
Jon Harrison committed
541 542 543 544 545 546 547 548 549 550
	if ((gpio >= 12) && (gpio <= 15)) {
		/* GPIO12-15 -> output */
		val = pci_read_byte(dev, 0xE4);
		val |= 0x10;
		pci_write_byte(dev, 0xE4, val);
	} else if (gpio == 9) {
		/* GPIO9 -> Output */
		val = pci_read_byte(dev, 0xE4);
		val |= 0x20;
		pci_write_byte(dev, 0xE4, val);
David Bartley's avatar
David Bartley committed
551 552 553 554
	} else if (gpio == 5) {
		val = pci_read_byte(dev, 0xE4);
		val |= 0x01;
		pci_write_byte(dev, 0xE4, val);
Jon Harrison's avatar
Jon Harrison committed
555
	} else {
556
		msg_perr("\nERROR: "
557
			"VT823x GPIO%02d is not implemented.\n", gpio);
558
		return -1;
559 560
	}

561 562
	/* We need the I/O Base Address for this board's flash enable. */
	base = pci_read_word(dev, 0x88) & 0xff80;
563

David Bartley's avatar
David Bartley committed
564 565 566 567
	offset = 0x4C + gpio / 8;
	bit = 0x01 << (gpio % 8);

	val = INB(base + offset);
568 569 570 571
	if (raise)
		val |= bit;
	else
		val &= ~bit;
David Bartley's avatar
David Bartley committed
572
	OUTB(val, base + offset);
573 574

	return 0;
575 576
}

Uwe Hermann's avatar
Uwe Hermann committed
577
/**
578
 * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
579
 */
580
static int via_vt823x_gpio5_raise(void)
581
{
582 583
	/* On M2V-MX: GPO5 is connected to WP# and TBL#. */
	return via_vt823x_gpio_set(5, 1);
584 585
}

586
/**
587
 * Suited for VIA EPIA EK & N & NL.
588
 */
589
static int via_vt823x_gpio9_raise(void)
590
{
591
	return via_vt823x_gpio_set(9, 1);
592 593
}

Jon Harrison's avatar
Jon Harrison committed
594
/**
595
 * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs.
596 597 598
 *
 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
 * lowered there.
Jon Harrison's avatar
Jon Harrison committed
599
 */
600
static int via_vt823x_gpio15_raise(void)
Jon Harrison's avatar
Jon Harrison committed
601
{
602
	return via_vt823x_gpio_set(15, 1);
Jon Harrison's avatar
Jon Harrison committed
603 604
}

605
/**
606 607
 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
 *
Luc Verhaegen's avatar
Luc Verhaegen committed
608
 * Suited for:
609 610
 *   - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
 *   - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
611
 */
612
static int board_msi_kt4v(void)
613
{
614 615 616
	int ret;

	ret = via_vt823x_gpio_set(12, 1);
617
	w836xx_memw_enable(0x2E);
618

619
	return ret;
620 621
}

Uwe Hermann's avatar
Uwe Hermann committed
622
/**
623 624 625 626 627 628
 * Suited for ASUS P5A.
 *
 * This is rather nasty code, but there's no way to do this cleanly.
 * We're basically talking to some unknown device on SMBus, my guess
 * is that it is the Winbond W83781D that lives near the DIP BIOS.
 */
629
static int board_asus_p5a(void)
630 631 632 633 634 635
{
	uint8_t tmp;
	int i;

#define ASUSP5A_LOOP 5000

636 637
	OUTB(0x00, 0xE807);
	OUTB(0xEF, 0xE803);
638

639
	OUTB(0xFF, 0xE800);
640 641

	for (i = 0; i < ASUSP5A_LOOP; i++) {
642 643
		OUTB(0xE1, 0xFF);
		if (INB(0xE800) & 0x04)
644 645 646 647
			break;
	}

	if (i == ASUSP5A_LOOP) {
648
		msg_perr("Unable to contact device.\n");
649 650 651
		return -1;
	}

652 653
	OUTB(0x20, 0xE801);
	OUTB(0x20, 0xE1);
654

655
	OUTB(0xFF, 0xE802);
656 657

	for (i = 0; i < ASUSP5A_LOOP; i++) {
658
		tmp = INB(0xE800);
659 660 661 662 663
		if (tmp & 0x70)
			break;
	}

	if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
664
		msg_perr("Failed to read device.\n");
665 666 667
		return -1;
	}

668
	tmp = INB(0xE804);
669 670
	tmp &= ~0x02;

671 672
	OUTB(0x00, 0xE807);
	OUTB(0xEE, 0xE803);
673

674
	OUTB(tmp, 0xE804);
675

676 677
	OUTB(0xFF, 0xE800);
	OUTB(0xE1, 0xFF);
678

679 680
	OUTB(0x20, 0xE801);
	OUTB(0x20, 0xE1);
681

682
	OUTB(0xFF, 0xE802);
683 684

	for (i = 0; i < ASUSP5A_LOOP; i++) {
685
		tmp = INB(0xE800);
686 687 688 689 690
		if (tmp & 0x70)
			break;
	}

	if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
691
		msg_perr("Failed to write to device.\n");
692 693 694 695 696 697
		return -1;
	}

	return 0;
}

698 699 700 701 702
/*
 * Set GPIO lines in the Broadcom HT-1000 southbridge.
 *
 *  It's not a Super I/O but it uses the same index/data port method.
 */
703
static int board_hp_dl145_g3_enable(void)
704 705 706 707 708 709 710 711
{
	/* GPIO 0 reg from PM regs */
	/* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
	sio_mask(0xcd6, 0x44, 0x24, 0x24);

	return 0;
}

712 713 714 715 716 717 718 719 720 721 722 723 724 725
/*
 * Set GPIO lines in the Broadcom HT-1000 southbridge.
 *
 *  It's not a Super I/O but it uses the same index/data port method.
 */
static int board_hp_dl165_g6_enable(void)
{
	/* Variant of DL145, with slightly different pin placement. */
	sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
	sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */

	return 0;
}

726
static int board_ibm_x3455(void)
727
{
728
	/* raise gpio13 */
729
	sio_mask(0xcd6, 0x45, 0x20, 0x20);
730 731 732 733

	return 0;
}

734
/**
735
 * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4).
736
 */
737
static int board_shuttle_fn25(void)
738 739 740 741 742
{
	struct pci_dev *dev;

	dev = pci_dev_find(0x10DE, 0x0050);	/* NVIDIA CK804 ISA Bridge. */
	if (!dev) {
743
		msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
744 745 746 747 748 749 750 751 752
		return -1;
	}

	/* one of those bits seems to be connected to TBL#, but -ENOINFO. */
	pci_write_byte(dev, 0x92, 0);

	return 0;
}

753
/**
754
 * Very similar to AMD 8111 IO Hub.
755
 */
756
static int nvidia_mcp_gpio_set(int gpio, int raise)
757
{
758
	struct pci_dev *dev;
759
	uint16_t base;
Michael Karcher's avatar
Michael Karcher committed
760
	uint16_t devclass;
761 762
	uint8_t tmp;

763
	if ((gpio < 0) || (gpio >= 0x40)) {
764
		msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
765 766
		return -1;
	}
767

768 769
	/* First, check the ISA Bridge */
	dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
770 771 772 773
	switch (dev->device_id) {
	case 0x0030: /* CK804 */
	case 0x0050: /* MCP04 */
	case 0x0060: /* MCP2 */
774
	case 0x00E0: /* CK8 */
775
		break;
Michael Karcher's avatar
Michael Karcher committed
776 777 778 779 780 781 782 783 784 785 786 787
	case 0x0260: /* MCP51 */
	case 0x0364: /* MCP55 */
		/* find SMBus controller on *this* southbridge */
		/* The infamous Tyan S2915-E has two south bridges; they are
		   easily told apart from each other by the class of the 
		   LPC bridge, but have the same SMBus bridge IDs */
		if (dev->func != 0) {
			msg_perr("MCP LPC bridge at unexpected function"
			         " number %d\n", dev->func);
			return -1;
		}

788
#if PCI_LIB_VERSION >= 0x020200
Michael Karcher's avatar
Michael Karcher committed
789
		dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
790 791 792 793 794 795 796
#else
		/* pciutils/libpci before version 2.2 is too old to support
		 * PCI domains. Such old machines usually don't have domains
		 * besides domain 0, so this is not a problem.
		 */
		dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
#endif
Michael Karcher's avatar
Michael Karcher committed
797 798 799 800 801 802 803 804 805 806
		if (!dev) {
			msg_perr("MCP SMBus controller could not be found\n");
			return -1;
		}
		devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
		if (devclass != 0x0C05) {
			msg_perr("Unexpected device class %04x for SMBus"
			         " controller\n", devclass);
			return -1;
		}
807
		break;
Michael Karcher's avatar
Michael Karcher committed
808
	default:
809
		msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
810 811 812
		return -1;
	}

813 814 815 816 817 818 819 820 821
	base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
	base += 0xC0;

	tmp = INB(base + gpio);
	tmp &= ~0x0F; /* null lower nibble */
	tmp |= 0x04; /* gpio -> output. */
	if (raise)
		tmp |= 0x01;
	OUTB(tmp, base + gpio);
822

823 824 825
	return 0;
}

826
/**
827
 * Suited for ASUS A8N-LA: nVidia MCP51.
828
 * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51.
829
 */
830
static int nvidia_mcp_gpio0_raise(void)
831 832 833 834
{
	return nvidia_mcp_gpio_set(0x00, 1);
}

835 836 837
/**
 * Suited for Abit KN8 Ultra: nVidia CK804.
 */
838
static int nvidia_mcp_gpio2_lower(void)
839 840 841 842
{
	return nvidia_mcp_gpio_set(0x02, 0);
}

Luc Verhaegen's avatar
Luc Verhaegen committed
843
/**
844 845
 * Suited for MSI K8N Neo4: NVIDIA CK804.
 * Suited for MSI K8N GM2-L: NVIDIA MCP51.
Luc Verhaegen's avatar
Luc Verhaegen committed
846
 */
847
static int nvidia_mcp_gpio2_raise(void)
Luc Verhaegen's avatar
Luc Verhaegen committed
848 849 850 851
{
	return nvidia_mcp_gpio_set(0x02, 1);
}

Michael Karcher's avatar
Michael Karcher committed
852 853 854 855 856 857 858 859 860 861 862

/**
 * Suited for HP xw9400 (Tyan S2915-E OEM): Dual(!) nVidia MCP55.
 *   Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
 *             board. We can't tell the SMBus logical devices apart, but we
 *             can tell the LPC bridge functions apart.
 *             We need to choose the SMBus bridge next to the LPC bridge with
 *             ID 0x364 and the "LPC bridge" class.
 *          b) #TBL is hardwired on that board to a pull-down. It can be
 *             overridden by connecting the two solder points next to F2.
 */
863
static int nvidia_mcp_gpio5_raise(void)
Michael Karcher's avatar
Michael Karcher committed
864 865 866 867
{
	return nvidia_mcp_gpio_set(0x05, 1);
}

868 869 870
/**
 * Suited for Abit NF7-S: NVIDIA CK804.
 */
871
static int nvidia_mcp_gpio8_raise(void)
872 873 874 875
{
	return nvidia_mcp_gpio_set(0x08, 1);
}

876 877 878
/**
 * Suited for MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8.
 */
879
static int nvidia_mcp_gpio0c_raise(void)
880 881 882 883
{
	return nvidia_mcp_gpio_set(0x0c, 1);
}

884 885 886
/**
 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
 */
887
static int nvidia_mcp_gpio10_raise(void)
888
{
889 890
	return nvidia_mcp_gpio_set(0x10, 1);
}
891

892 893 894
/**
 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
 */
895
static int nvidia_mcp_gpio21_raise(void)
896 897
{
	return nvidia_mcp_gpio_set(0x21, 0x01);
898 899
}

900 901 902
/**
 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
 */
903
static int nvidia_mcp_gpio31_raise(void)
904
{
905
	return nvidia_mcp_gpio_set(0x31, 0x01);
906
}
907

908 909 910
/**
 * Suited for Artec Group DBE61 and DBE62.
 */
911
static int board_artecgroup_dbe6x(void)
912 913 914 915 916 917 918 919 920 921 922
{
#define DBE6x_MSR_DIVIL_BALL_OPTS	0x51400015
#define DBE6x_PRI_BOOT_LOC_SHIFT	(2)
#define DBE6x_BOOT_OP_LATCHED_SHIFT	(8)
#define DBE6x_SEC_BOOT_LOC_SHIFT	(10)
#define DBE6x_PRI_BOOT_LOC		(3 << DBE6x_PRI_BOOT_LOC_SHIFT)
#define DBE6x_BOOT_OP_LATCHED		(3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
#define DBE6x_SEC_BOOT_LOC		(3 << DBE6x_SEC_BOOT_LOC_SHIFT)
#define DBE6x_BOOT_LOC_FLASH		(2)
#define DBE6x_BOOT_LOC_FWHUB		(3)

923
	msr_t msr;
924 925
	unsigned long boot_loc;

926 927
	/* Geode only has a single core */
	if (setup_cpu_msr(0))
928 929
		return -1;

930
	msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
931

932
	if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
933 934 935 936 937
	    (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
		boot_loc = DBE6x_BOOT_LOC_FWHUB;
	else
		boot_loc = DBE6x_BOOT_LOC_FLASH;

938 939
	msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
	msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
940
		   (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
941

942
	wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
943

944
	cleanup_cpu_msr();
945 946 947 948

	return 0;
}

949
/**
950
 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
951 952 953
 */
static int intel_piix4_gpo_set(unsigned int gpo, int raise)
{
Michael Karcher's avatar
Michael Karcher committed
954
	unsigned int gpo_byte, gpo_bit;
955 956 957 958 959
	struct pci_dev *dev;
	uint32_t tmp, base;

	dev = pci_dev_find(0x8086, 0x7110);	/* Intel PIIX4 ISA bridge */
	if (!dev) {
960
		msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
961 962 963 964 965
		return -1;
	}

	/* sanity check */
	if (gpo > 30) {
966
		msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
967 968 969 970 971 972
		return -1;
	}

	/* these are dual function pins which are most likely in use already */
	if (((gpo >= 1) && (gpo <= 7)) ||
	    ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
973
		msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
		return -1;
	}

	/* dual function that need special enable. */
	if ((gpo >= 22) && (gpo <= 26)) {
		tmp = pci_read_long(dev, 0xB0); /* GENCFG */
		switch (gpo) {
		case 22: /* XBUS: XDIR#/GPO22 */
		case 23: /* XBUS: XOE#/GPO23 */
			tmp |= 1 << 28;
			break;
		case 24: /* RTCSS#/GPO24 */
			tmp |= 1 << 29;
			break;
		case 25: /* RTCALE/GPO25 */
			tmp |= 1 << 30;
			break;
		case 26: /* KBCSS#/GPO26 */
			tmp |= 1 << 31;
			break;
		}
		pci_write_long(dev, 0xB0, tmp);
	}

	/* GPO {0,8,27,28,30} are always available. */

	dev = pci_dev_find(0x8086, 0x7113);	/* Intel PIIX4 PM */
	if (!dev) {
1002
		msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
1003 1004 1005 1006 1007 1008
		return -1;
	}

	/* PM IO base */
	base = pci_read_long(dev, 0x40) & 0x0000FFC0;

Michael Karcher's avatar
Michael Karcher committed
1009 1010 1011
	gpo_byte = gpo >> 3;
	gpo_bit = gpo & 7;
	tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
1012
	if (raise)
Michael Karcher's avatar
Michael Karcher committed
1013
		tmp |= 0x01 << gpo_bit;
1014
	else
Michael Karcher's avatar
Michael Karcher committed
1015 1016
		tmp &= ~(0x01 << gpo_bit);
	OUTB(tmp, base + 0x34 + gpo_byte);
1017 1018 1019 1020 1021 1022 1023

	return 0;
}

/**
 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
 */
1024
static int board_epox_ep_bx3(void)
1025 1026 1027 1028
{
	return intel_piix4_gpo_set(22, 1);
}

1029 1030 1031
/**
 * Suited for Intel SE440BX-2
 */
1032
static int intel_piix4_gpo27_lower(void)
1033 1034 1035 1036
{
        return intel_piix4_gpo_set(27, 0);
}

1037
/**
1038
 * Set a GPIO line on a given Intel ICH LPC controller.
1039
 */
1040
static int intel_ich_gpio_set(int gpio, int raise)
1041
{
1042
	/* Table mapping the different Intel ICH LPC chipsets. */
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	static struct {
		uint16_t id;
		uint8_t base_reg;
		uint32_t bank0;
		uint32_t bank1;
		uint32_t bank2;
	} intel_ich_gpio_table[] = {
		{0x2410, 0x58, 0x0FE30000,          0,          0}, /* 82801AA (ICH) */
		{0x2420, 0x58, 0x0FE30000,          0,          0}, /* 82801AB (ICH0) */
		{0x2440, 0x58, 0x1BFF391B,          0,          0}, /* 82801BA (ICH2) */
		{0x244C, 0x58, 0x1A23399B,          0,          0}, /* 82801BAM (ICH2M) */
		{0x2450, 0x58, 0x1BFF0000,          0,          0}, /* 82801E (C-ICH) */
		{0x2480, 0x58, 0x1BFF0000, 0x00000FFF,          0}, /* 82801CA (ICH3-S) */
		{0x248C, 0x58, 0x1A230000, 0x00000FFF,          0}, /* 82801CAM (ICH3-M) */
		{0x24C0, 0x58, 0x1BFF0000, 0x00000FFF,          0}, /* 82801DB/DBL (ICH4/ICH4-L) */
		{0x24CC, 0x58, 0x1A030000, 0x00000FFF,          0}, /* 82801DBM (ICH4-M) */
		{0x24D0, 0x58, 0x1BFF0000, 0x00030305,          0}, /* 82801EB/ER (ICH5/ICH5R) */
		{0x2640, 0x48, 0x1BFF0000, 0x00030307,          0}, /* 82801FB/FR (ICH6/ICH6R) */
		{0x2641, 0x48, 0x1BFF0000, 0x00030307,          0}, /* 82801FBM (ICH6M) */
		{0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF,          0}, /* 82801GB/GR (ICH7 Family) */
		{0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE,          0}, /* 82801GBM (ICH7-M) */
		{0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE,          0}, /* 82801GHM (ICH7-M DH) */
		{0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HB/HR (ICH8/R) */
		{0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HBM (ICH8M-E) */
		{0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HH (ICH8DH) */
		{0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HO (ICH8DO) */
		{0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF,          0}, /* 82801HEM (ICH8M) */
		{0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IH (ICH9DH) */
		{0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IO (ICH9DO) */
		{0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IR (ICH9R) */
		{0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IEM (ICH9M-E) */
		{0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IB (ICH9) */
		{0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF,          0}, /* 82801IBM (ICH9M) */
		{0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
		{0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
		{0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
		{0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
		{0, 0, 0, 0, 0} /* end marker */
	};

1083
	struct pci_dev *dev;
1084 1085 1086 1087 1088
	uint16_t base;
	uint32_t tmp;
	int i, allowed;

	/* First, look for a known LPC bridge */
1089
	for (dev = pacc->devices; dev; dev = dev->next) {
1090 1091 1092
		uint16_t device_class;
		/* libpci before version 2.2.4 does not store class info. */
		device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
1093
		if ((dev->vendor_id == 0x8086) &&
1094
		    (device_class == 0x0601)) { /* ISA Bridge */
1095 1096 1097 1098 1099 1100 1101 1102
			/* Is this device in our list? */
			for (i = 0; intel_ich_gpio_table[i].id; i++)
				if (dev->device_id == intel_ich_gpio_table[i].id)
					break;

			if (intel_ich_gpio_table[i].id)
				break;
		}
1103
	}
1104 1105

	if (!dev) {
1106
		msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
1107 1108 1109
		return -1;
	}

1110 1111
	/* According to the datasheets, all Intel ICHs have the GPIO bar 5:1
	   strapped to zero. From some mobile ICH9 version on, this becomes
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
	   6:1. The mask below catches all. */
	base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;

	/* check whether the line is allowed */
	if (gpio < 32)
		allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
	else if (gpio < 64)
		allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
	else
		allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;

	if (!allowed) {
1124
		msg_perr("\nERROR: This Intel LPC Bridge does not allow"
1125 1126 1127
			" setting GPIO%02d\n", gpio);
		return -1;
	}
1128

1129
	msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
	       raise ? "Rais" : "Dropp", gpio);

	if (gpio < 32) {
		/* Set line to GPIO */
		tmp = INL(base);
		/* ICH/ICH0 multiplexes 27/28 on the line set. */
		if ((gpio == 28) &&
		    ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
			tmp |= 1 << 27;
		else
			tmp |= 1 << gpio;
		OUTL(tmp, base);

		/* As soon as we are talking to ICH8 and above, this register
		   decides whether we can set the gpio or not. */
		if (dev->device_id > 0x2800) {
			tmp = INL(base);
			if (!(tmp & (1 << gpio))) {
1148
				msg_perr("\nERROR: This Intel LPC Bridge"
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
					" does not allow setting GPIO%02d\n",
					gpio);
				return -1;
			}
		}

		/* Set GPIO to OUTPUT */
		tmp = INL(base + 0x04);
		tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x04);

		/* Raise GPIO line */
		tmp = INL(base + 0x0C);
		if (raise)
			tmp |= 1 << gpio;
		else
			tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x0C);
	} else if (gpio < 64) {
		gpio -= 32;

		/* Set line to GPIO */
		tmp = INL(base + 0x30);
		tmp |= 1 << gpio;
		OUTL(tmp, base + 0x30);

		/* As soon as we are talking to ICH8 and above, this register
		   decides whether we can set the gpio or not. */
		if (dev->device_id > 0x2800) {
			tmp = INL(base + 30);
			if (!(tmp & (1 << gpio))) {
1180
				msg_perr("\nERROR: This Intel LPC Bridge"
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
					" does not allow setting GPIO%02d\n",
					gpio + 32);
				return -1;
			}
		}

		/* Set GPIO to OUTPUT */
		tmp = INL(base + 0x34);
		tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x34);

		/* Raise GPIO line */
		tmp = INL(base + 0x38);
		if (raise)
			tmp |= 1 << gpio;
		else
			tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x38);
	} else {
		gpio -= 64;

		/* Set line to GPIO */
		tmp = INL(base + 0x40);
		tmp |= 1 << gpio;
		OUTL(tmp, base + 0x40);

		tmp = INL(base + 40);
		if (!(tmp & (1 << gpio))) {
1209
			msg_perr("\nERROR: This Intel LPC Bridge does "
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
				"not allow setting GPIO%02d\n", gpio + 64);
			return -1;
		}

		/* Set GPIO to OUTPUT */
		tmp = INL(base + 0x44);
		tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x44);

		/* Raise GPIO line */
		tmp = INL(base + 0x48);
		if (raise)
			tmp |= 1 << gpio;
		else
			tmp &= ~(1 << gpio);
		OUTL(tmp, base + 0x48);
	}
1227 1228 1229 1230 1231

	return 0;
}

/**
1232
 * Suited for Abit IP35: Intel P35 + ICH9R.
1233
 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
1234
 */
1235
static int intel_ich_gpio16_raise(void)
1236
{
1237
	return intel_ich_gpio_set(16, 1);
1238 1239
}

1240 1241 1242
/**
 * Suited for ASUS A8JM: Intel 945 + ICH7
 */
1243
static int intel_ich_gpio34_raise(void)
1244 1245 1246 1247
{
	return intel_ich_gpio_set(34, 1);
}

1248
/**
1249
 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
1250
 */
1251
static int intel_ich_gpio19_raise(void)
1252
{
1253
	return intel_ich_gpio_set(19, 1);
1254 1255
}

Peter Stuge's avatar
Peter Stuge committed
1256
/**
1257
 * Suited for:
1258 1259 1260
 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5.
 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
Peter Stuge's avatar
Peter Stuge committed
1261
 */
1262
static int intel_ich_gpio21_raise(void)
Peter Stuge's avatar
Peter Stuge committed
1263
{
1264
	return intel_ich_gpio_set(21, 1);
Peter Stuge's avatar
Peter Stuge committed
1265 1266
}

1267
/**
1268
 * Suited for:
1269 1270 1271
 *  - ASUS P4B266: socket478 + Intel 845D + ICH2.
 *  - ASUS P4B533-E: socket478 + 845E + ICH4
 *  - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
1272
 */
1273
static int intel_ich_gpio22_raise(void)
1274
{
1275 1276
	return intel_ich_gpio_set(22, 1);
}
1277

1278 1279 1280 1281
/**
 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
 */

1282
static int board_hp_vl400(void)
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
{
        int ret;
        ret = intel_ich_gpio_set(25, 1);	/* Master write enable ? */
        if (!ret)
                ret = pc87360_gpio_set(0x09, 1);	/* #WP ? */
        if (!ret)
                ret = pc87360_gpio_set(0x27, 1);	/* #TBL */
        return ret;
}

1293
/**
1294
 * Suited for:
1295
 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R.
1296
 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
1297
 */
1298
static int intel_ich_gpio23_raise(void)
1299 1300 1301
{
	return intel_ich_gpio_set(23, 1);
}
1302

1303 1304 1305
/**
 * Suited for IBase MB899: i945GM + ICH7.
 */
1306
static int intel_ich_gpio26_raise(void)
1307 1308 1309 1310
{
	return intel_ich_gpio_set(26, 1);
}

1311 1312 1313
/**
 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
 */
1314
static int board_acorp_6a815epd(void)
1315 1316
{
	int ret;
1317

1318 1319 1320 1321
	/* Lower Blocks Lock -- pin 7 of PLCC32 */
	ret = intel_ich_gpio_set(22, 1);
	if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
		ret = intel_ich_gpio_set(23, 1);
1322

1323 1324
	return ret;
}
1325

1326 1327 1328
/**
 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
 */
1329
static int board_kontron_986lcd_m(void)
1330 1331
{
	int ret;
1332

1333 1334 1335
	ret = intel_ich_gpio_set(34, 1); /* #TBL */
	if (!ret)
		ret = intel_ich_gpio_set(35, 1); /* #WP */
1336

1337
	return ret;
1338 1339
}

Luc Verhaegen's avatar
Luc Verhaegen committed
1340 1341 1342
/**
 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
 */
1343
static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen's avatar
Luc Verhaegen committed
1344
{
1345
	struct pci_dev *dev;
Luc Verhaegen's avatar
Luc Verhaegen committed
1346
	uint32_t base;
1347
	uint32_t tmp;
Luc Verhaegen's avatar
Luc Verhaegen committed
1348 1349 1350 1351

	/* VT82C686 Power management */
	dev = pci_dev_find(0x1106, 0x3057);
	if (!dev) {
1352
		msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen's avatar
Luc Verhaegen committed
1353 1354 1355
		return -1;
	}

1356
	msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
1357 1358 1359
	       raise ? "Rais" : "Dropp", gpio);

	/* select GPO function on multiplexed pins */
Luc Verhaegen's avatar
Luc Verhaegen committed
1360
	tmp = pci_read_byte(dev, 0x54);
1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
	switch(gpio)
	{
		case 0:
			tmp &= ~0x03;
			break;
		case 1:
			tmp |= 0x04;
			break;
		case 2:
			tmp |= 0x08;
			break;
		case 3:
			tmp |= 0x10;
			break;
	}
Luc Verhaegen's avatar
Luc Verhaegen committed
1376 1377 1378 1379 1380 1381
	pci_write_byte(dev, 0x54, tmp);

	/* PM IO base */
	base = pci_read_long(dev, 0x48) & 0x0000FF00;

	/* Drop GPO0 */
1382 1383 1384 1385 1386 1387
	tmp = INL(base + 0x4C);
	if (raise)
		tmp |= 1U << gpio;
	else
		tmp &= ~(1U << gpio);
	OUTL(tmp, base + 0x4C);
Luc Verhaegen's avatar
Luc Verhaegen committed
1388 1389 1390 1391

	return 0;
}

1392
/**
1393
 * Suited for Abit VT6X4: Pro133x + VT82C686A
1394
 */
1395
static int via_apollo_gpo4_lower(void)
1396 1397 1398 1399
{
	return via_apollo_gpo_set(4, 0);
}

1400 1401 1402
/**
 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
 */
1403
static int via_apollo_gpo0_lower(void)
1404 1405 1406 1407
{
	return via_apollo_gpo_set(0, 0);
}

1408 1409 1410 1411
/**
 * Enable some GPIO pin on SiS southbridge.
 * Suited for MSI 651M-L: SiS651 / SiS962
 */
1412
static int board_msi_651ml(void)
1413 1414
{
    	struct pci_dev *dev;
1415
	uint16_t base, temp;
1416 1417 1418

	dev = pci_dev_find(0x1039, 0x0962);
	if (!dev) {
1419
		msg_perr("Expected south bridge not found\n");
1420 1421 1422 1423 1424 1425 1426
		return 1;
	}

	/* Registers 68 and 64 seem like bitmaps */
	base = pci_read_word(dev, 0x74);
	temp = INW(base + 0x68);
	temp &= ~(1 << 0);		/* Make pin output? */
1427
	OUTW(temp, base + 0x68);
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437

	temp = INW(base + 0x64);
	temp |= (1 << 0);		/* Raise output? */
	OUTW(temp, base + 0x64);

	w836xx_memw_enable(0x2E);

	return 0;
}

1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
/**
 * Find the runtime registers of an SMSC Super I/O, after verifying its
 * chip ID.
 *
 * Returns the base port of the runtime register block, or 0 on error.
 */
static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
                                  uint8_t logical_device)
{
	uint16_t rt_port = 0;

	/* Verify the chip ID. */
Uwe Hermann's avatar
Uwe Hermann committed
1450
	OUTB(0x55, sio_port);  /* Enable configuration. */
1451
	if (sio_read(sio_port, 0x20) != chip_id) {
1452
		msg_perr("\nERROR: SMSC Super I/O not found.\n");
1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
		goto out;
	}

	/* If the runtime block is active, get its address. */
	sio_write(sio_port, 0x07, logical_device);
	if (sio_read(sio_port, 0x30) & 1) {
		rt_port = (sio_read(sio_port, 0x60) << 8)
		          | sio_read(sio_port, 0x61);
	}

	if (rt_port == 0) {
1464
		msg_perr("\nERROR: "
1465 1466 1467
			"Super I/O runtime interface not available.\n");
	}
out:
Uwe Hermann's avatar
Uwe Hermann committed
1468
	OUTB(0xaa, sio_port);  /* Disable configuration. */
1469 1470 1471 1472 1473 1474 1475
	return rt_port;
}

/**
 * Disable write protection on the Mitac 6513WU.  WP# on the FWH is
 * connected to GP30 on the Super I/O, and TBL# is always high.
 */
1476
static int board_mitac_6513wu(void)
1477 1478 1479 1480 1481 1482 1483
{
	struct pci_dev *dev;
	uint16_t rt_port;
	uint8_t val;

	dev = pci_dev_find(0x8086, 0x2410);	/* Intel 82801AA ISA bridge */
	if (!dev) {
1484
		msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
1485 1486 1487
		return -1;
	}

Uwe Hermann's avatar
Uwe Hermann committed
1488
	rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
1489 1490 1491 1492 1493
	if (rt_port == 0)
		return -1;

	/* Configure the GPIO pin. */
	val = INB(rt_port + 0x33);  /* GP30 config */
Uwe Hermann's avatar
Uwe Hermann committed
1494
	val &= ~0x87;               /* Output, non-inverted, GPIO, push/pull */
1495 1496 1497 1498
	OUTB(val, rt_port + 0x33);

	/* Disable write protection. */
	val = INB(rt_port + 0x4d);  /* GP3 values */
Uwe Hermann's avatar
Uwe Hermann committed
1499
	val |= 0x01;                /* Set GP30 high. */
1500 1501 1502 1503 1504
	OUTB(val, rt_port + 0x4d);

	return 0;
}

Luc Verhaegen's avatar
Luc Verhaegen committed
1505
/**
1506
 * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A
Luc Verhaegen's avatar
Luc Verhaegen committed
1507
 */
1508
static int board_asus_a7v8x(void)
Luc Verhaegen's avatar
Luc Verhaegen committed
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
{
	uint16_t id, base;
	uint8_t tmp;

	/* find the IT8703F */
	w836xx_ext_enter(0x2E);
	id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
	w836xx_ext_leave(0x2E);

	if (id != 0x8701) {
1519
		msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen's avatar
Luc Verhaegen committed
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
		return -1;
	}

	/* Get the GP567 IO base */
	w836xx_ext_enter(0x2E);
	sio_write(0x2E, 0x07, 0x0C);
	base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
	w836xx_ext_leave(0x2E);

	if (!base) {
1530
		msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen's avatar
Luc Verhaegen committed
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
			" Base.\n");
		return -1;
	}

	/* Raise GP51. */
	tmp = INB(base);
	tmp |= 0x02;
	OUTB(tmp, base);

	return 0;
}

Luc Verhaegen's avatar
Luc Verhaegen committed
1543 1544 1545 1546
/*
 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
 * There is only some limited checking on the port numbers.
 */
1547
static int it8712f_gpio_set(unsigned int line, int raise)
Luc Verhaegen's avatar
Luc Verhaegen committed
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
{
	unsigned int port;
	uint16_t id, base;
	uint8_t tmp;

	port = line / 10;
	port--;
	line %= 10;

	/* Check line */
	if ((port > 4) || /* also catches unsigned -1 */
	    ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
1560
	    msg_perr("\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
Luc Verhaegen's avatar
Luc Verhaegen committed
1561 1562 1563 1564 1565 1566 1567 1568 1569
	    return -1;
	}

	/* find the IT8712F */
	enter_conf_mode_ite(0x2E);
	id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
	exit_conf_mode_ite(0x2E);

	if (id != 0x8712) {
1570
		msg_perr("\nERROR: IT8712F Super I/O not found.\n");
Luc Verhaegen's avatar
Luc Verhaegen committed
1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
		return -1;
	}

	/* Get the GPIO base */
	enter_conf_mode_ite(0x2E);
	sio_write(0x2E, 0x07, 0x07);
	base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
	exit_conf_mode_ite(0x2E);

	if (!base) {
1581
		msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
Luc Verhaegen's avatar
Luc Verhaegen committed
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
			" Base.\n");
		return -1;
	}

	/* set GPIO. */
	tmp = INB(base + port);
	if (raise)
	    tmp |= 1 << line;
	else
	    tmp &= ~(1 << line);
	OUTB(tmp, base + port);

	return 0;
}

/**
Russ Dill's avatar
Russ Dill committed
1598
 * Suited for:
1599 1600
 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen's avatar
Luc Verhaegen committed
1601
 */
1602
static int it8712f_gpio3_1_raise(void)
Luc Verhaegen's avatar
Luc Verhaegen committed
1603 1604 1605 1606
{
	return it8712f_gpio_set(32, 1);
}

1607 1608
#endif

Uwe Hermann's avatar
Uwe Hermann committed
1609
/**
1610 1611 1612 1613 1614 1615
 * Below is the list of boards which need a special "board enable" code in
 * flashrom before their ROM chip can be accessed/written to.
 *
 * NOTE: Please add boards that _don't_ need such enables or don't work yet
 *       to the respective tables in print.c. Thanks!
 *
Uwe Hermann's avatar
Uwe Hermann committed
1616 1617 1618 1619
 * We use 2 sets of IDs here, you're free to choose which is which. This
 * is to provide a very high degree of certainty when matching a board on
 * the basis of subsystem/card IDs. As not every vendor handles
 * subsystem/card IDs in a sane manner.
1620
 *
1621
 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
1622 1623 1624 1625
 * NULLed if they don't identify the board fully and if you can't use DMI.
 * But please take care to provide an as complete set of pci ids as possible;
 * autodetection is the preferred behaviour and we would like to make sure that
 * matches are unique.
1626
 *
Michael Karcher's avatar
Michael Karcher committed
1627 1628
 * If PCI IDs are not sufficient for board matching, the match can be further
 * constrained by a string that has to be present in the DMI database for
1629
 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher's avatar
Michael Karcher committed
1630 1631 1632 1633
 * substring match, unless it is anchored to the beginning (with a ^ in front)
 * or the end (with a $ at the end). Both anchors may be specified at the
 * same time to match the full field.
 *
1634 1635 1636 1637 1638
 * When a board is matched through DMI, the first and second main PCI IDs
 * and the first subsystem PCI ID have to match as well. If you specify the
 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
 * subsystem ID of that device is indeed zero.
 *
1639 1640 1641 1642 1643 1644 1645
 * The coreboot ids are used two fold. When running with a coreboot firmware,
 * the ids uniquely matches the coreboot board identification string. When a
 * legacy bios is installed and when autodetection is not possible, these ids
 * can be used to identify the board through the -m command line argument.
 *
 * When a board is identified through its coreboot ids (in both cases), the
 * main pci ids are still required to match, as a safeguard.
1646 1647
 */

1648
/* Please keep this list alphabetically ordered by vendor/board name. */
1649
const struct board_pciid_enable board_pciid_enables[] = {
1650

1651
	/* first pci-id set [4],          second pci-id set [4],          dmi identifier coreboot id [2],             vendor name    board name       max_rom_...  OK? flash enable */
1652
#if defined(__i386__) || defined(__x86_64__)
1653
	{0x10DE, 0x0547, 0x147B, 0x1C2F,  0x10DE, 0x0548, 0x147B, 0x1C2F, NULL,          NULL,         NULL,          "Abit",        "AN-M2",                 0,   NT, nvidia_mcp_gpio2_raise},
1654
	{0x8086, 0x2926, 0x147b, 0x1084,  0x11ab, 0x4364, 0x147b, 0x1084, NULL,          NULL,         NULL,          "Abit",        "IP35",                  0,   OK, intel_ich_gpio16_raise},
1655
	{0x8086, 0x2930, 0x147b, 0x1083,  0x10ec, 0x8167, 0x147b, 0x1083, NULL,          NULL,         NULL,          "Abit",        "IP35 Pro",              0,   OK, intel_ich_gpio16_raise},
1656
	{0x10de, 0x0050, 0x147b, 0x1c1a,       0,      0,      0,      0, NULL,          NULL,         NULL,          "Abit",        "KN8 Ultra",             0,   NT, nvidia_mcp_gpio2_lower},
1657
	{0x10de, 0x01e0, 0x147b, 0x1c00,  0x10de, 0x0060, 0x147B, 0x1c00, NULL,          NULL,         NULL,          "Abit",        "NF7-S",                 0,   OK, nvidia_mcp_gpio8_raise},
1658
	{0x1106, 0x0691,      0,      0,  0x1106, 0x3057,      0,      0, NULL,          "abit",       "vt6x4",       "Abit",        "VT6X4",                 0,   OK, via_apollo_gpo4_lower},
1659 1660
	{0x105a, 0x0d30, 0x105a, 0x4d33,  0x8086, 0x1130, 0x8086,      0, NULL,          NULL,         NULL,          "Acorp",       "6A815EPD",              0,   OK, board_acorp_6a815epd},
	{0x1022, 0x746B,      0,      0,       0,      0,      0,      0, NULL,          "AGAMI",      "ARUMA",       "agami",       "Aruma",                 0,   OK, w83627hf_gpio24_raise_2e},
1661
	{0x1106, 0x3177, 0x17F2, 0x3177,  0x1106, 0x3148, 0x17F2, 0x3148, NULL,          NULL,         NULL,          "Albatron",    "PM266A Pro",            0,   OK, w836xx_memw_enable_2e},
1662 1663
	{0x1022, 0x2090,      0,      0,  0x1022, 0x2080,      0,      0, NULL,          "artecgroup", "dbe61",       "Artec Group", "DBE61",                 0,   OK, board_artecgroup_dbe6x},
	{0x1022, 0x2090,      0,      0,  0x1022, 0x2080,      0,      0, NULL,          "artecgroup", "dbe62",       "Artec Group", "DBE62",                 0,   OK, board_artecgroup_dbe6x},
1664
	{0x8086, 0x24D4, 0x1849, 0x24D0,  0x8086, 0x24D5, 0x1849, 0x9739, NULL,          NULL,         NULL,          "ASRock",      "P4i65GV",               0,   OK, intel_ich_gpio23_raise},
Russ Dill's avatar
Russ Dill committed
1665
	{0x1106, 0x3189, 0x1043, 0x807F,  0x1106, 0x3065, 0x1043, 0x80ED, NULL,          NULL,         NULL,          "ASUS",        "A7V600-X",              0,   OK, it8712f_gpio3_1_raise},
1666
	{0x1106, 0x3177, 0x1043, 0x80A1,  0x1106, 0x3205, 0x1043, 0x8118, NULL,          NULL,         NULL,          "ASUS",        "A7V8X-MX SE",           0,   OK, w836xx_memw_enable_2e},
1667
	{0x1106, 0x3189, 0x1043, 0x807F,  0x1106, 0x3177, 0x1043, 0x808C, NULL,          NULL,         NULL,          "ASUS",        "A7V8X",                 0,   OK, board_asus_a7v8x},
Russ Dill's avatar
Russ Dill committed
1668
	{0x1106, 0x3189, 0x1043, 0x807F,  0x1106, 0x3177, 0x1043, 0x80A1, NULL,          NULL,         NULL,          "ASUS",        "A7V8X-X",               0,   OK, it8712f_gpio3_1_raise},
1669
	{0x8086, 0x27A0, 0x1043, 0x1287,  0x8086, 0x27DF, 0x1043, 0x1287, "^A8J",        NULL,         NULL,          "ASUS",        "A8JM",                  0,   NT, intel_ich_gpio34_raise},
1670
	{0x10DE, 0x0260, 0x103c, 0x2a3e,  0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI",      NULL,         NULL,          "ASUS",        "A8N-LA",                0,   NT, nvidia_mcp_gpio0_raise},
1671
	{0x10DE, 0x005E, 0x1043, 0x815A,  0x10DE, 0x0054, 0x1043, 0x815A, NULL,          NULL,         NULL,          "ASUS",        "A8N",                   0,   NT, board_shuttle_fn25},
1672
	{0x10de, 0x0264, 0x1043, 0x81bc,  0x10de, 0x02f0, 0x1043, 0x81cd, NULL,          NULL,         NULL,          "ASUS",        "A8N-VM CSM",            0,   NT, w83627ehf_gpio24_raise_2e},
1673
	{0x10DE, 0x0264, 0x1043, 0x81C0,  0x10DE, 0x0260, 0x1043, 0x81C0, NULL,          NULL,         NULL,          "ASUS",        "M2NBP-VM CSM",          0,   OK, nvidia_mcp_gpio0_raise},
1674 1675
	{0x1106, 0x1336, 0x1043, 0x80ed,  0x1106, 0x3288, 0x1043, 0x8249, NULL,          NULL,         NULL,          "ASUS",        "M2V-MX",                0,   OK, via_vt823x_gpio5_raise},
	{0x8086, 0x1A30, 0x1043, 0x8025,  0x8086, 0x244B, 0x104D, 0x80F0, NULL,          NULL,         NULL,          "ASUS",        "P4B266-LM",             0,   OK, intel_ich_gpio21_raise},
1676
	{0x8086, 0x1a30, 0x1043, 0x8070,  0x8086, 0x244b, 0x1043, 0x8028, NULL,          NULL,         NULL,          "ASUS",        "P4B266",                0,   OK, intel_ich_gpio22_raise},
1677
	{0x8086, 0x1A30, 0x1043, 0x8088,  0x8086, 0x24C3, 0x1043, 0x8089, NULL,          NULL,         NULL,          "ASUS",        "P4B533-E",              0,   NT, intel_ich_gpio22_raise},
1678
	{0x8086, 0x24D3, 0x1043, 0x80A6,  0x8086, 0x2578, 0x1043, 0x80F6, NULL,          NULL,         NULL,          "ASUS",        "P4C800-E Deluxe",       0,   OK, intel_ich_gpio21_raise},
1679 1680 1681 1682
	{0x8086, 0x2570, 0x1043, 0x80F2,  0x105A, 0x3373, 0x1043, 0x80F5, NULL,          NULL,         NULL,          "ASUS",        "P4P800-E Deluxe",       0,   OK, intel_ich_gpio21_raise},
	{0x10B9, 0x1541,      0,      0,  0x10B9, 0x1533,      0,      0, "^P5A$",       "asus",       "p5a",         "ASUS",        "P5A",                   0,   OK, board_asus_p5a},
	{0x10DE, 0x0030, 0x1043, 0x818a,  0x8086, 0x100E, 0x1043, 0x80EE, NULL,          NULL,         NULL,          "ASUS",        "P5ND2-SLI Deluxe",      0,   OK, nvidia_mcp_gpio10_raise},
	{0x8086, 0x3590, 0x1028, 0x016c,  0x1000, 0x0030, 0x1028, 0x016c, NULL,          NULL,         NULL,          "Dell",        "PowerEdge 1850",        0,   OK, intel_ich_gpio23_raise},
1683
	{0x1106, 0x3038, 0x1019, 0x0996,  0x1106, 0x3177, 0x1019, 0x0996, NULL,          NULL,         NULL,          "Elitegroup",  "K7VTA3",                256, OK, NULL},
1684 1685 1686
	{0x1106, 0x3177, 0x1106, 0x3177,  0x1106, 0x3059, 0x1695, 0x3005, NULL,          NULL,         NULL,          "EPoX",        "EP-8K5A2",              0,   OK, w836xx_memw_enable_2e},
	{0x10EC, 0x8139, 0x1695, 0x9001,  0x11C1, 0x5811, 0x1695, 0x9015, NULL,          NULL,         NULL,          "EPoX",        "EP-8RDA3+",             0,   OK, nvidia_mcp_gpio31_raise},
	{0x8086, 0x7110,      0,      0,  0x8086, 0x7190,      0,      0, NULL,          "epox",       "ep-bx3",      "EPoX",        "EP-BX3",                0,   OK, board_epox_ep_bx3},
1687
	{0x1106, 0x0686, 0x1106, 0x0686,  0x1106, 0x3058, 0x1458, 0xa000, NULL,          NULL,         NULL,          "GIGABYTE",    "GA-7ZM",                512, OK, NULL},
1688
	{0x10DE, 0x0050, 0x1458, 0x0C11,  0x10DE, 0x005e, 0x1458, 0x5000, NULL,          NULL,         NULL,          "GIGABYTE",    "GA-K8N-SLI",            0,   OK, nvidia_mcp_gpio21_raise},
1689 1690
	{0x1166, 0x0223, 0x103c, 0x320d,  0x14e4, 0x1678, 0x103c, 0x703e, NULL,          "hp",         "dl145_g3",    "HP",          "DL145 G3",              0,   OK, board_hp_dl145_g3_enable},
	{0x1166, 0x0223, 0x103c, 0x320d,  0x14e4, 0x1648, 0x103c, 0x310f, NULL,          "hp",         "dl165_g6",    "HP",          "DL165 G6",              0,   OK, board_hp_dl165_g6_enable},
1691
	{0x8086, 0x2415, 0x103c, 0x1249,  0x10b7, 0x9200, 0x103c, 0x1246, NULL,          NULL,         NULL,          "HP",          "Vectra VL400",          0,   OK, board_hp_vl400}, 
1692
	{0x8086, 0x1a30, 0x103c, 0x1a30,  0x8086, 0x2443, 0x103c, 0x2440, "^VL420$",     NULL,         NULL,          "HP",          "VL420 SFF",             0,   OK, intel_ich_gpio22_raise},
Michael Karcher's avatar
Michael Karcher committed
1693
	{0x10de, 0x0369, 0x103c, 0x12fe,  0x10de, 0x0364, 0x103c, 0x12fe, NULL,          NULL,         NULL,          "HP",          "xw9400",                0,   OK, nvidia_mcp_gpio5_raise},
1694
	{0x8086, 0x27A0,      0,      0,  0x8086, 0x27B9,      0,      0, NULL,          "ibase",      "mb899",       "iBASE",       "MB899",                 0,   NT, intel_ich_gpio26_raise},
1695 1696
	{0x1166, 0x0205, 0x1014, 0x0347,  0x1002, 0x515E, 0x1014, 0x0325, NULL,          NULL,         NULL,          "IBM",         "x3455",                 0,   OK, board_ibm_x3455},
	{0x1039, 0x5513, 0x8086, 0xd61f,  0x1039, 0x6330, 0x8086, 0xd61f, NULL,          NULL,         NULL,          "Intel",       "D201GLY",               0,   OK, wbsio_check_for_spi},
1697
	{0x8086, 0x7190,      0,      0,  0x8086, 0x7110,      0,      0, "^SE440BX-2$", NULL,         NULL,          "Intel",       "SE440BX-2",             0,   NT, intel_piix4_gpo27_lower},
1698
	{0x1022, 0x7468,      0,      0,       0,      0,      0,      0, NULL,          "iwill",      "dk8_htx",     "IWILL",       "DK8-HTX",               0,   OK, w83627hf_gpio24_raise_2e},
1699
	{0x8086, 0x27A0, 0x8086, 0x27a0,  0x8086, 0x27b8, 0x8086, 0x27b8, NULL,          "kontron",    "986lcd-m",    "Kontron",     "986LCD-M",              0,   OK, board_kontron_986lcd_m},
1700
	{0x8086, 0x2411, 0x8086, 0x2411,  0x8086, 0x7125, 0x0e11, 0xb165, NULL,          NULL,         NULL,          "Mitac",       "6513WU",                0,   OK, board_mitac_6513wu},
1701
	{0x10DE, 0x005E, 0x1462, 0x7125,  0x10DE, 0x0052, 0x1462, 0x7125, NULL,          NULL,         NULL,          "MSI",         "K8N Neo4-F",            0,   OK, nvidia_mcp_gpio2_raise},
1702
	{0x13f6, 0x0111, 0x1462, 0x5900,  0x1106, 0x3177, 0x1106,      0, NULL,          NULL,         NULL,          "MSI",         "MS-6590 (KT4 Ultra)",   0,   OK, board_msi_kt4v},
Michael Karcher's avatar
Michael Karcher committed
1703
	{0x1106, 0x3149, 0x1462, 0x7094,  0x10ec, 0x8167, 0x1462, 0x094c, NULL,          NULL,         NULL,          "MSI",         "MS-6702E (K8T Neo2-F)", 0,   OK, w83627thf_gpio44_raise_2e},
1704 1705
	{0x1106, 0x0571, 0x1462, 0x7120,  0x1106, 0x3065, 0x1462, 0x7120, NULL,          NULL,         NULL,          "MSI",         "MS-6712 (KT4V)",        0,   OK, board_msi_kt4v},
	{0x1039, 0x7012, 0x1462, 0x0050,  0x1039, 0x6325, 0x1462, 0x0058, NULL,          NULL,         NULL,          "MSI",         "MS-7005 (651M-L)",      0,   OK, board_msi_651ml},
1706
	{0x10DE, 0x00E0, 0x1462, 0x0250,  0x10DE, 0x00E1, 0x1462, 0x0250, NULL,          NULL,         NULL,          "MSI",         "MS-7025 (K8N Neo2 Platinum)", 0,   OK, nvidia_mcp_gpio0c_raise},
1707
	{0x8086, 0x2658, 0x1462, 0x7046,  0x1106, 0x3044, 0x1462, 0x046d, NULL,          NULL,         NULL,          "MSI",         "MS-7046",               0,   OK, intel_ich_gpio19_raise},
Michael Karcher's avatar
Michael Karcher committed
1708
	{0x10DE, 0x005E, 0x1462, 0x7135,  0x10DE, 0x0050, 0x1462, 0x7135, NULL,          "msi",        "k8n-neo3",    "MSI",         "MS-7135 (K8N Neo3)",    0,   OK, w83627thf_gpio44_raise_4e},
1709
	{0x10DE, 0x0270, 0x1462, 0x7207,  0x10DE, 0x0264, 0x1462, 0x7207, NULL,          NULL,         NULL,          "MSI",         "MS-7207 (K8N GM2-L)",   0,   NT, nvidia_mcp_gpio2_raise},
Michael Karcher's avatar
Michael Karcher committed
1710
	{0x1011, 0x0019, 0xaa55, 0xaa55,  0x8086, 0x7190,      0,      0, NULL,          NULL,         NULL,          "Nokia",       "IP530",                 0,   OK, fdc37b787_gpio50_raise_3f0},
1711
	{0x1106, 0x3099,      0,      0,  0x1106, 0x3074,      0,      0, NULL,          "shuttle",    "ak31",        "Shuttle",     "AK31",                  0,   OK, w836xx_memw_enable_2e},
1712
	{0x1106, 0x3104, 0x1297, 0xa238,  0x1106, 0x3059, 0x1297, 0xc063, NULL,          NULL,         NULL,          "Shuttle",     "AK38N",                 256, OK, NULL},
1713
	{0x10DE, 0x0050, 0x1297, 0x5036,  0x1412, 0x1724, 0x1297, 0x5036, NULL,          NULL,         NULL,          "Shuttle",     "FN25",                  0,   OK, board_shuttle_fn25},
1714
	{0x1106, 0x3038, 0x0925, 0x1234,  0x1106, 0x3058, 0x15DD, 0x7609, NULL,          NULL,         NULL,          "Soyo",        "SY-7VCA",               0,   OK, via_apollo_gpo0_lower},
1715
	{0x1106, 0x3038, 0x0925, 0x1234,  0x1106, 0x0596, 0x1106,      0, NULL,          NULL,         NULL,          "Tekram",      "P6Pro-A5",              256, OK, NULL},
1716
	{0x1106, 0x3123, 0x1106, 0x3123,  0x1106, 0x3059, 0x1106, 0x4161, NULL,          NULL,         NULL,          "Termtek",     "TK-3370 (Rev:2.5B)",    0,   OK, w836xx_memw_enable_4e},
1717
	{0x8086, 0x1076, 0x8086, 0x1176,  0x1106, 0x3059, 0x10f1, 0x2498, NULL,          NULL,         NULL,          "Tyan",        "S2498 (Tomcat K7M)",    0,   OK, w836xx_memw_enable_2e},
1718
	{0x1106, 0x0259, 0x1106, 0xAA07,  0x1106, 0x3227, 0x1106, 0xAA07, NULL,          NULL,         NULL,          "VIA",         "EPIA EK",               0,   NT, via_vt823x_gpio9_raise},
1719 1720
	{0x1106, 0x3177, 0x1106, 0xAA01,  0x1106, 0x3123, 0x1106, 0xAA01, NULL,          NULL,         NULL,          "VIA",         "EPIA M/MII/...",        0,   OK, via_vt823x_gpio15_raise},
	{0x1106, 0x0259, 0x1106, 0x3227,  0x1106, 0x3065, 0x1106, 0x3149, NULL,          NULL,         NULL,          "VIA",         "EPIA-N/NL",             0,   OK, via_vt823x_gpio9_raise},
1721
#endif
1722
	{     0,      0,      0,      0,       0,      0,      0,      0, NULL,          NULL,         NULL,          NULL,          NULL,                    0,   NT, NULL}, /* end marker */
1723 1724
};

Uwe Hermann's avatar
Uwe Hermann committed
1725
/**
Stefan Reinauer's avatar
Stefan Reinauer committed
1726
 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermann's avatar
Uwe Hermann committed
1727
 * Require main PCI IDs to match too as extra safety.
1728
 */
1729
static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1730
							    const char *part)
1731
{
1732 1733
	const struct board_pciid_enable *board = board_pciid_enables;
	const struct board_pciid_enable *partmatch = NULL;
1734

1735
	for (; board->vendor_name; board++) {
1736 1737
		if (vendor && (!board->lb_vendor
			       || strcasecmp(board->lb_vendor, vendor)))
1738
			continue;
1739

1740
		if (!board->lb_part || strcasecmp(board->lb_part, part))
1741
			continue;
1742

1743 1744
		if (!pci_dev_find(board->first_vendor, board->first_device))
			continue;
1745

1746
		if (board->second_vendor &&
1747
		    !pci_dev_find(board->second_vendor, board->second_device))
1748
			continue;
1749 1750 1751 1752 1753 1754

		if (vendor)
			return board;

		if (partmatch) {
			/* a second entry has a matching part name */
1755 1756
			msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
			msg_pinfo("At least vendors '%s' and '%s' match.\n",
1757
			       partmatch->lb_vendor, board->lb_vendor);
1758
			msg_perr("Please use the full -m vendor:part syntax.\n");
1759 1760 1761
			return NULL;
		}
		partmatch = board;
1762
	}
1763

1764 1765 1766
	if (partmatch)
		return partmatch;

1767 1768 1769 1770 1771
	if (!partvendor_from_cbtable) {
		/* Only warn if the mainboard type was not gathered from the
		 * coreboot table. If it was, the coreboot implementor is
		 * expected to fix flashrom, too.
		 */
1772
		msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
1773 1774
		       vendor, part);
	}
1775
	return NULL;
1776 1777
}

Uwe Hermann's avatar
Uwe Hermann committed
1778 1779 1780
/**
 * Match boards on PCI IDs and subsystem IDs.
 * Second set of IDs can be main only or missing completely.
1781
 */
1782
const static struct board_pciid_enable *board_match_pci_card_ids(void)
1783
{
1784
	const struct board_pciid_enable *board = board_pciid_enables;
1785

1786
	for (; board->vendor_name; board++) {
1787 1788
		if ((!board->first_card_vendor || !board->first_card_device) &&
		      !board->dmi_pattern)
1789 1790 1791
			continue;

		if (!pci_card_find(board->first_vendor, board->first_device,
1792 1793
				   board->first_card_vendor,
				   board->first_card_device))
1794 1795 1796 1797 1798
			continue;

		if (board->second_vendor) {
			if (board->second_card_vendor) {
				if (!pci_card_find(board->second_vendor,
1799 1800 1801
						   board->second_device,
						   board->second_card_vendor,
						   board->second_card_device))
1802 1803 1804
					continue;
			} else {
				if (!pci_dev_find(board->second_vendor,
1805
						  board->second_device))
1806 1807 1808 1809
					continue;
			}
		}

Michael Karcher's avatar
Michael Karcher committed
1810 1811
		if (board->dmi_pattern) {
			if (!has_dmi_support) {
1812
				msg_perr("WARNING: Can't autodetect %s %s,"
Michael Karcher's avatar
Michael Karcher committed
1813 1814 1815 1816 1817 1818 1819 1820 1821
				       " DMI info unavailable.\n",
				       board->vendor_name, board->board_name);
				continue;
			} else {
				if (!dmi_match(board->dmi_pattern))
					continue;
			}
		}

1822 1823 1824 1825
		return board;
	}

	return NULL;
1826 1827
}

1828
int board_flash_enable(const char *vendor, const char *part)
1829
{
1830
	const struct board_pciid_enable *board = NULL;
1831
	int ret = 0;
1832

1833
	if (part)
Stefan Reinauer's avatar
Stefan Reinauer committed
1834
		board = board_match_coreboot_name(vendor, part);
1835

1836 1837
	if (!board)
		board = board_match_pci_card_ids();
1838

1839
        if (board && board->status == NT) {
1840
                if (!force_boardenable) {
1841
                        msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
1842 1843 1844 1845
                               "code has not been tested, and thus will not not be executed by default.\n"
                               "Depending on your hardware environment, erasing, writing or even probing\n"
                               "can fail without running the board specific code.\n\n"
                               "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
1846
                               "\"internal programmer\") for details.\n",
1847 1848
                               board->vendor_name, board->board_name);
                        board = NULL;
1849
                } else {
1850
                        msg_pinfo("NOTE: Running an untested board enable procedure.\n"
1851 1852
                               "Please report success/failure to flashrom@flashrom.org.\n");
		}
1853 1854
        }

1855
	if (board) {
1856 1857 1858 1859
		if (board->max_rom_decode_parallel)
			max_rom_decode.parallel =
				board->max_rom_decode_parallel * 1024;

1860
		if (board->enable != NULL) {
1861
			msg_pinfo("Disabling flash write protection for "
1862 1863
			       "board \"%s %s\"... ", board->vendor_name,
			       board->board_name);
1864

1865
			ret = board->enable();
1866
			if (ret)
1867
				msg_pinfo("FAILED!\n");
1868
			else
1869
				msg_pinfo("OK.\n");
1870
		}
1871
	}
1872

1873
	return ret;
1874
}