spi.c 28.9 KB
Newer Older
1 2 3
/*
 * This file is part of the flashrom project.
 *
4
 * Copyright (C) 2007, 2008, 2009 Carl-Daniel Hailfinger
Stefan Reinauer's avatar
Stefan Reinauer committed
5
 * Copyright (C) 2008 coresystems GmbH
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
 */

/*
 * Contains the generic SPI framework
 */

#include <string.h>
#include "flash.h"
27
#include "flashchips.h"
28
#include "spi.h"
29

30 31 32
enum spi_controller spi_controller = SPI_CONTROLLER_NONE;
void *spibar = NULL;

33
void spi_prettyprint_status_register(struct flashchip *flash);
34

35 36 37 38 39 40 41 42
const struct spi_programmer spi_programmer[] = {
	{ /* SPI_CONTROLLER_NONE */
		.command = NULL,
		.multicommand = NULL,
		.read = NULL,
		.write_256 = NULL,
	},

43
#if INTERNAL_SUPPORT == 1
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
	{ /* SPI_CONTROLLER_ICH7 */
		.command = ich_spi_send_command,
		.multicommand = ich_spi_send_multicommand,
		.read = ich_spi_read,
		.write_256 = ich_spi_write_256,
	},

	{ /* SPI_CONTROLLER_ICH9 */
		.command = ich_spi_send_command,
		.multicommand = ich_spi_send_multicommand,
		.read = ich_spi_read,
		.write_256 = ich_spi_write_256,
	},

	{ /* SPI_CONTROLLER_IT87XX */
		.command = it8716f_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = it8716f_spi_chip_read,
		.write_256 = it8716f_spi_chip_write_256,
	},

	{ /* SPI_CONTROLLER_SB600 */
		.command = sb600_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = sb600_spi_read,
		.write_256 = sb600_spi_write_1,
	},

	{ /* SPI_CONTROLLER_VIA */
		.command = ich_spi_send_command,
		.multicommand = ich_spi_send_multicommand,
		.read = ich_spi_read,
		.write_256 = ich_spi_write_256,
	},

	{ /* SPI_CONTROLLER_WBSIO */
		.command = wbsio_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = wbsio_spi_read,
		.write_256 = wbsio_spi_write_1,
	},
85
#endif
86

87
#if FT2232_SPI_SUPPORT == 1
88 89 90 91 92 93
	{ /* SPI_CONTROLLER_FT2232 */
		.command = ft2232_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = ft2232_spi_read,
		.write_256 = ft2232_spi_write_256,
	},
94
#endif
95

96
#if DUMMY_SUPPORT == 1
97 98 99 100 101 102
	{ /* SPI_CONTROLLER_DUMMY */
		.command = dummy_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = NULL,
		.write_256 = NULL,
	},
103
#endif
104

105 106 107 108 109 110 111 112 113
#if BUSPIRATE_SPI_SUPPORT == 1
	{ /* SPI_CONTROLLER_BUSPIRATE */
		.command = buspirate_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = buspirate_spi_read,
		.write_256 = spi_chip_write_1,
	},
#endif

114 115 116 117 118 119 120 121 122
#if DEDIPROG_SUPPORT == 1
	{ /* SPI_CONTROLLER_DEDIPROG */
		.command = dediprog_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = dediprog_spi_read,
		.write_256 = spi_chip_write_1,
	},
#endif

123
	{}, /* This entry corresponds to SPI_CONTROLLER_INVALID. */
124 125
};

126
const int spi_programmer_count = ARRAY_SIZE(spi_programmer);
127

128
int spi_send_command(unsigned int writecnt, unsigned int readcnt,
129
		const unsigned char *writearr, unsigned char *readarr)
130
{
131 132 133 134
	if (!spi_programmer[spi_controller].command) {
		fprintf(stderr, "%s called, but SPI is unsupported on this "
			"hardware. Please report a bug.\n", __func__);
		return 1;
135
	}
136 137 138

	return spi_programmer[spi_controller].command(writecnt, readcnt,
						      writearr, readarr);
139 140
}

141
int spi_send_multicommand(struct spi_command *cmds)
142
{
143 144 145 146
	if (!spi_programmer[spi_controller].multicommand) {
		fprintf(stderr, "%s called, but SPI is unsupported on this "
			"hardware. Please report a bug.\n", __func__);
		return 1;
147
	}
148

149
	return spi_programmer[spi_controller].multicommand(cmds);
150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
}

int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
			     const unsigned char *writearr, unsigned char *readarr)
{
	struct spi_command cmd[] = {
	{
		.writecnt = writecnt,
		.readcnt = readcnt,
		.writearr = writearr,
		.readarr = readarr,
	}, {
		.writecnt = 0,
		.writearr = NULL,
		.readcnt = 0,
		.readarr = NULL,
	}};

	return spi_send_multicommand(cmd);
}

171
int default_spi_send_multicommand(struct spi_command *cmds)
172 173
{
	int result = 0;
174 175 176
	for (; (cmds->writecnt || cmds->readcnt) && !result; cmds++) {
		result = spi_send_command(cmds->writecnt, cmds->readcnt,
					  cmds->writearr, cmds->readarr);
177 178
	}
	return result;
179 180
}

181
static int spi_rdid(unsigned char *readarr, int bytes)
182
{
183
	const unsigned char cmd[JEDEC_RDID_OUTSIZE] = { JEDEC_RDID };
184
	int ret;
185
	int i;
186

187
	ret = spi_send_command(sizeof(cmd), bytes, cmd, readarr);
188 189
	if (ret)
		return ret;
190 191 192
	printf_debug("RDID returned");
	for (i = 0; i < bytes; i++)
		printf_debug(" 0x%02x", readarr[i]);
193
	printf_debug(". ");
194 195 196
	return 0;
}

197 198
static int spi_rems(unsigned char *readarr)
{
199 200 201 202
	unsigned char cmd[JEDEC_REMS_OUTSIZE] = { JEDEC_REMS, 0, 0, 0 };
	uint32_t readaddr;
	int ret;

203
	ret = spi_send_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
204 205 206 207 208 209
	if (ret == SPI_INVALID_ADDRESS) {
		/* Find the lowest even address allowed for reads. */
		readaddr = (spi_get_valid_read_addr() + 1) & ~1;
		cmd[1] = (readaddr >> 16) & 0xff,
		cmd[2] = (readaddr >> 8) & 0xff,
		cmd[3] = (readaddr >> 0) & 0xff,
210
		ret = spi_send_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
211 212 213
	}
	if (ret)
		return ret;
214
	printf_debug("REMS returned %02x %02x. ", readarr[0], readarr[1]);
215 216 217
	return 0;
}

218 219
static int spi_res(unsigned char *readarr)
{
220 221 222 223
	unsigned char cmd[JEDEC_RES_OUTSIZE] = { JEDEC_RES, 0, 0, 0 };
	uint32_t readaddr;
	int ret;

224
	ret = spi_send_command(sizeof(cmd), JEDEC_RES_INSIZE, cmd, readarr);
225 226 227 228 229 230
	if (ret == SPI_INVALID_ADDRESS) {
		/* Find the lowest even address allowed for reads. */
		readaddr = (spi_get_valid_read_addr() + 1) & ~1;
		cmd[1] = (readaddr >> 16) & 0xff,
		cmd[2] = (readaddr >> 8) & 0xff,
		cmd[3] = (readaddr >> 0) & 0xff,
231
		ret = spi_send_command(sizeof(cmd), JEDEC_RES_INSIZE, cmd, readarr);
232 233 234
	}
	if (ret)
		return ret;
235
	printf_debug("RES returned %02x. ", readarr[0]);
236 237 238
	return 0;
}

239
int spi_write_enable(void)
240
{
241
	const unsigned char cmd[JEDEC_WREN_OUTSIZE] = { JEDEC_WREN };
242
	int result;
243 244

	/* Send WREN (Write Enable) */
245
	result = spi_send_command(sizeof(cmd), 0, cmd, NULL);
246 247

	if (result)
248
		fprintf(stderr, "%s failed\n", __func__);
249

250
	return result;
251 252
}

253
int spi_write_disable(void)
254
{
255
	const unsigned char cmd[JEDEC_WRDI_OUTSIZE] = { JEDEC_WRDI };
256 257

	/* Send WRDI (Write Disable) */
258
	return spi_send_command(sizeof(cmd), 0, cmd, NULL);
259 260
}

261
static int probe_spi_rdid_generic(struct flashchip *flash, int bytes)
262
{
263
	unsigned char readarr[4];
264 265
	uint32_t id1;
	uint32_t id2;
266

267
	if (spi_rdid(readarr, bytes))
268 269 270
		return 0;

	if (!oddparity(readarr[0]))
271
		printf_debug("RDID byte 0 parity violation. ");
272 273 274 275

	/* Check if this is a continuation vendor ID */
	if (readarr[0] == 0x7f) {
		if (!oddparity(readarr[1]))
276
			printf_debug("RDID byte 1 parity violation. ");
277 278
		id1 = (readarr[0] << 8) | readarr[1];
		id2 = readarr[2];
279
		if (bytes > 3) {
280 281
			id2 <<= 8;
			id2 |= readarr[3];
282
		}
283
	} else {
284 285
		id1 = readarr[0];
		id2 = (readarr[1] << 8) | readarr[2];
286 287
	}

288
	printf_debug("%s: id1 0x%02x, id2 0x%02x\n", __func__, id1, id2);
289

290
	if (id1 == flash->manufacture_id && id2 == flash->model_id) {
291 292 293 294 295 296
		/* Print the status register to tell the
		 * user about possible write protection.
		 */
		spi_prettyprint_status_register(flash);

		return 1;
297 298
	}

299
	/* Test if this is a pure vendor match. */
300
	if (id1 == flash->manufacture_id &&
301 302 303
	    GENERIC_DEVICE_ID == flash->model_id)
		return 1;

304 305 306 307 308
	/* Test if there is any vendor ID. */
	if (GENERIC_MANUF_ID == flash->manufacture_id &&
	    id1 != 0xff)
		return 1;

309 310 311
	return 0;
}

312 313
int probe_spi_rdid(struct flashchip *flash)
{
314 315 316 317
	return probe_spi_rdid_generic(flash, 3);
}

/* support 4 bytes flash ID */
318 319
int probe_spi_rdid4(struct flashchip *flash)
{
320
	/* only some SPI chipsets support 4 bytes commands */
321
	switch (spi_controller) {
322
#if INTERNAL_SUPPORT == 1
323 324 325 326 327
	case SPI_CONTROLLER_ICH7:
	case SPI_CONTROLLER_ICH9:
	case SPI_CONTROLLER_VIA:
	case SPI_CONTROLLER_SB600:
	case SPI_CONTROLLER_WBSIO:
328
#endif
329
#if FT2232_SPI_SUPPORT == 1
330
	case SPI_CONTROLLER_FT2232:
331
#endif
332
#if DUMMY_SUPPORT == 1
333
	case SPI_CONTROLLER_DUMMY:
334 335 336
#endif
#if BUSPIRATE_SPI_SUPPORT == 1
	case SPI_CONTROLLER_BUSPIRATE:
Carl-Daniel Hailfinger's avatar
Carl-Daniel Hailfinger committed
337 338 339
#endif
#if DEDIPROG_SUPPORT == 1
	case SPI_CONTROLLER_DEDIPROG:
340
#endif
341 342 343 344 345 346
		return probe_spi_rdid_generic(flash, 4);
	default:
		printf_debug("4b ID not supported on this SPI controller\n");
	}

	return 0;
347 348
}

349 350 351
int probe_spi_rems(struct flashchip *flash)
{
	unsigned char readarr[JEDEC_REMS_INSIZE];
352
	uint32_t id1, id2;
353 354 355 356

	if (spi_rems(readarr))
		return 0;

357 358
	id1 = readarr[0];
	id2 = readarr[1];
359

360
	printf_debug("%s: id1 0x%x, id2 0x%x\n", __func__, id1, id2);
361

362
	if (id1 == flash->manufacture_id && id2 == flash->model_id) {
363 364 365 366 367 368 369 370 371
		/* Print the status register to tell the
		 * user about possible write protection.
		 */
		spi_prettyprint_status_register(flash);

		return 1;
	}

	/* Test if this is a pure vendor match. */
372
	if (id1 == flash->manufacture_id &&
373 374 375
	    GENERIC_DEVICE_ID == flash->model_id)
		return 1;

376 377 378 379 380
	/* Test if there is any vendor ID. */
	if (GENERIC_MANUF_ID == flash->manufacture_id &&
	    id1 != 0xff)
		return 1;

381 382 383
	return 0;
}

384 385 386
int probe_spi_res(struct flashchip *flash)
{
	unsigned char readarr[3];
387
	uint32_t id2;
388 389
	const unsigned char allff[] = {0xff, 0xff, 0xff};
	const unsigned char all00[] = {0x00, 0x00, 0x00};
390

391 392
	/* Check if RDID is usable and does not return 0xff 0xff 0xff or
	 * 0x00 0x00 0x00. In that case, RES is pointless.
393
	 */
394 395 396
	if (!spi_rdid(readarr, 3) && memcmp(readarr, allff, 3) &&
	    memcmp(readarr, all00, 3)) {
		msg_cdbg("Ignoring RES in favour of RDID.\n");
397
		return 0;
398 399 400 401 402 403 404 405 406
	}
	/* Check if REMS is usable and does not return 0xff 0xff or
	 * 0x00 0x00. In that case, RES is pointless.
	 */
	if (!spi_rems(readarr) && memcmp(readarr, allff, JEDEC_REMS_INSIZE) &&
	    memcmp(readarr, all00, JEDEC_REMS_INSIZE)) {
		msg_cdbg("Ignoring RES in favour of REMS.\n");
		return 0;
	}
407 408 409 410

	if (spi_res(readarr))
		return 0;

411
	/* FIXME: Handle the case where RES gives a 2-byte response. */
412
	id2 = readarr[0];
413
	printf_debug("%s: id 0x%x\n", __func__, id2);
414
	if (id2 != flash->model_id)
415 416 417 418 419 420 421
		return 0;

	/* Print the status register to tell the
	 * user about possible write protection.
	 */
	spi_prettyprint_status_register(flash);
	return 1;
422 423
}

424
uint8_t spi_read_status_register(void)
425
{
426
	const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { JEDEC_RDSR };
427
	/* FIXME: No workarounds for driver/hardware bugs in generic code. */
Peter Stuge's avatar
Peter Stuge committed
428
	unsigned char readarr[2]; /* JEDEC_RDSR_INSIZE=1 but wbsio needs 2 */
429
	int ret;
430 431

	/* Read Status Register */
432 433
	ret = spi_send_command(sizeof(cmd), sizeof(readarr), cmd, readarr);
	if (ret)
434
		fprintf(stderr, "RDSR failed!\n");
435

436 437 438
	return readarr[0];
}

439
/* Prettyprint the status register. Common definitions. */
440
void spi_prettyprint_status_register_common(uint8_t status)
441
{
442
	printf_debug("Chip status register: Bit 5 / Block Protect 3 (BP3) is "
443
		     "%sset\n", (status & (1 << 5)) ? "" : "not ");
444
	printf_debug("Chip status register: Bit 4 / Block Protect 2 (BP2) is "
445
		     "%sset\n", (status & (1 << 4)) ? "" : "not ");
446
	printf_debug("Chip status register: Bit 3 / Block Protect 1 (BP1) is "
447
		     "%sset\n", (status & (1 << 3)) ? "" : "not ");
448
	printf_debug("Chip status register: Bit 2 / Block Protect 0 (BP0) is "
449
		     "%sset\n", (status & (1 << 2)) ? "" : "not ");
450
	printf_debug("Chip status register: Write Enable Latch (WEL) is "
451
		     "%sset\n", (status & (1 << 1)) ? "" : "not ");
452
	printf_debug("Chip status register: Write In Progress (WIP/BUSY) is "
453
		     "%sset\n", (status & (1 << 0)) ? "" : "not ");
454 455
}

456 457 458 459 460 461 462
/* Prettyprint the status register. Works for
 * ST M25P series
 * MX MX25L series
 */
void spi_prettyprint_status_register_st_m25p(uint8_t status)
{
	printf_debug("Chip status register: Status Register Write Disable "
463
		     "(SRWD) is %sset\n", (status & (1 << 7)) ? "" : "not ");
464
	printf_debug("Chip status register: Bit 6 is "
465
		     "%sset\n", (status & (1 << 6)) ? "" : "not ");
466 467 468
	spi_prettyprint_status_register_common(status);
}

469 470 471 472 473 474 475 476 477
void spi_prettyprint_status_register_sst25(uint8_t status)
{
	printf_debug("Chip status register: Block Protect Write Disable "
		     "(BPL) is %sset\n", (status & (1 << 7)) ? "" : "not ");
	printf_debug("Chip status register: Auto Address Increment Programming "
		     "(AAI) is %sset\n", (status & (1 << 6)) ? "" : "not ");
	spi_prettyprint_status_register_common(status);
}

478 479 480 481 482
/* Prettyprint the status register. Works for
 * SST 25VF016
 */
void spi_prettyprint_status_register_sst25vf016(uint8_t status)
{
483
	const char *bpt[] = {
484 485 486 487 488 489
		"none",
		"1F0000H-1FFFFFH",
		"1E0000H-1FFFFFH",
		"1C0000H-1FFFFFH",
		"180000H-1FFFFFH",
		"100000H-1FFFFFH",
490
		"all", "all"
491
	};
492
	spi_prettyprint_status_register_sst25(status);
493
	printf_debug("Resulting block protection : %s\n",
494
		     bpt[(status & 0x1c) >> 2]);
495 496
}

497 498 499 500 501 502 503 504 505
void spi_prettyprint_status_register_sst25vf040b(uint8_t status)
{
	const char *bpt[] = {
		"none",
		"0x70000-0x7ffff",
		"0x60000-0x7ffff",
		"0x40000-0x7ffff",
		"all blocks", "all blocks", "all blocks", "all blocks"
	};
506
	spi_prettyprint_status_register_sst25(status);
507
	printf_debug("Resulting block protection : %s\n",
508
		bpt[(status & 0x1c) >> 2]);
509 510
}

511
void spi_prettyprint_status_register(struct flashchip *flash)
512 513 514
{
	uint8_t status;

515
	status = spi_read_status_register();
516 517 518
	printf_debug("Chip status register is %02x\n", status);
	switch (flash->manufacture_id) {
	case ST_ID:
519 520 521 522
		if (((flash->model_id & 0xff00) == 0x2000) ||
		    ((flash->model_id & 0xff00) == 0x2500))
			spi_prettyprint_status_register_st_m25p(status);
		break;
523 524
	case MX_ID:
		if ((flash->model_id & 0xff00) == 0x2000)
525 526 527
			spi_prettyprint_status_register_st_m25p(status);
		break;
	case SST_ID:
528 529
		switch (flash->model_id) {
		case 0x2541:
530
			spi_prettyprint_status_register_sst25vf016(status);
531 532 533 534 535
			break;
		case 0x8d:
		case 0x258d:
			spi_prettyprint_status_register_sst25vf040b(status);
			break;
536
		default:
537 538
			spi_prettyprint_status_register_sst25(status);
			break;
539
		}
540 541 542
		break;
	}
}
543

544 545
int spi_chip_erase_60(struct flashchip *flash)
{
546
	int result;
547
	struct spi_command cmds[] = {
548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
	{
		.writecnt	= JEDEC_WREN_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_WREN },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= JEDEC_CE_60_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_CE_60 },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= 0,
		.writearr	= NULL,
		.readcnt	= 0,
		.readarr	= NULL,
	}};
564
	
565 566
	result = spi_disable_blockprotect();
	if (result) {
567
		fprintf(stderr, "spi_disable_blockprotect failed\n");
568 569
		return result;
	}
570
	
571
	result = spi_send_multicommand(cmds);
572
	if (result) {
573 574
		fprintf(stderr, "%s failed during command execution\n",
			__func__);
575 576
		return result;
	}
577 578 579
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 1-85 s, so wait in 1 s steps.
	 */
580
	/* FIXME: We assume spi_read_status_register will never fail. */
581
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
582
		programmer_delay(1000 * 1000);
583 584 585 586
	if (check_erased_range(flash, 0, flash->total_size * 1024)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
587 588 589
	return 0;
}

590
int spi_chip_erase_c7(struct flashchip *flash)
591
{
592
	int result;
593
	struct spi_command cmds[] = {
594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
	{
		.writecnt	= JEDEC_WREN_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_WREN },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= JEDEC_CE_C7_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_CE_C7 },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= 0,
		.writearr	= NULL,
		.readcnt	= 0,
		.readarr	= NULL,
	}};
610

611 612
	result = spi_disable_blockprotect();
	if (result) {
613
		fprintf(stderr, "spi_disable_blockprotect failed\n");
614 615
		return result;
	}
616

617
	result = spi_send_multicommand(cmds);
618
	if (result) {
619
		fprintf(stderr, "%s failed during command execution\n", __func__);
620 621
		return result;
	}
622 623 624
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 1-85 s, so wait in 1 s steps.
	 */
625
	/* FIXME: We assume spi_read_status_register will never fail. */
626
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
627
		programmer_delay(1000 * 1000);
628 629 630 631
	if (check_erased_range(flash, 0, flash->total_size * 1024)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
632 633 634
	return 0;
}

635 636 637 638 639 640 641 642 643 644 645
int spi_chip_erase_60_c7(struct flashchip *flash)
{
	int result;
	result = spi_chip_erase_60(flash);
	if (result) {
		printf_debug("spi_chip_erase_60 failed, trying c7\n");
		result = spi_chip_erase_c7(flash);
	}
	return result;
}

646
int spi_block_erase_52(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
647
{
648
	int result;
649
	struct spi_command cmds[] = {
650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
	{
		.writecnt	= JEDEC_WREN_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_WREN },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= JEDEC_BE_52_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_BE_52, (addr >> 16) & 0xff, (addr >> 8) & 0xff, (addr & 0xff) },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= 0,
		.writearr	= NULL,
		.readcnt	= 0,
		.readarr	= NULL,
	}};
666

667
	result = spi_send_multicommand(cmds);
668
	if (result) {
669 670
		fprintf(stderr, "%s failed during command execution at address 0x%x\n",
			__func__, addr);
671
		return result;
672
	}
673 674 675 676
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 100-4000 ms, so wait in 100 ms steps.
	 */
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
677
		programmer_delay(100 * 1000);
678 679 680 681
	if (check_erased_range(flash, addr, blocklen)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
682 683 684
	return 0;
}

685 686 687 688 689
/* Block size is usually
 * 64k for Macronix
 * 32k for SST
 * 4-32k non-uniform for EON
 */
690
int spi_block_erase_d8(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
691
{
692
	int result;
693
	struct spi_command cmds[] = {
694 695 696 697 698 699 700 701 702 703 704 705
	{
		.writecnt	= JEDEC_WREN_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_WREN },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= JEDEC_BE_D8_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_BE_D8, (addr >> 16) & 0xff, (addr >> 8) & 0xff, (addr & 0xff) },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= 0,
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747
		.writearr	= NULL,
		.readcnt	= 0,
		.readarr	= NULL,
	}};

	result = spi_send_multicommand(cmds);
	if (result) {
		fprintf(stderr, "%s failed during command execution at address 0x%x\n",
			__func__, addr);
		return result;
	}
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 100-4000 ms, so wait in 100 ms steps.
	 */
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
		programmer_delay(100 * 1000);
	if (check_erased_range(flash, addr, blocklen)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
	return 0;
}

/* Block size is usually
 * 4k for PMC
 */
int spi_block_erase_d7(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
{
	int result;
	struct spi_command cmds[] = {
	{
		.writecnt	= JEDEC_WREN_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_WREN },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= JEDEC_BE_D7_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_BE_D7, (addr >> 16) & 0xff, (addr >> 8) & 0xff, (addr & 0xff) },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= 0,
748 749 750 751
		.writearr	= NULL,
		.readcnt	= 0,
		.readarr	= NULL,
	}};
752

753
	result = spi_send_multicommand(cmds);
754
	if (result) {
755 756
		fprintf(stderr, "%s failed during command execution at address 0x%x\n",
			__func__, addr);
757
		return result;
758
	}
759 760 761
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 100-4000 ms, so wait in 100 ms steps.
	 */
762
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
763
		programmer_delay(100 * 1000);
764 765 766 767
	if (check_erased_range(flash, addr, blocklen)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
768 769 770
	return 0;
}

771 772 773 774 775 776 777 778 779 780 781
int spi_chip_erase_d8(struct flashchip *flash)
{
	int i, rc = 0;
	int total_size = flash->total_size * 1024;
	int erase_size = 64 * 1024;

	spi_disable_blockprotect();

	printf("Erasing chip: \n");

	for (i = 0; i < total_size / erase_size; i++) {
782
		rc = spi_block_erase_d8(flash, i * erase_size, erase_size);
783
		if (rc) {
784
			fprintf(stderr, "Error erasing block at 0x%x\n", i);
785 786 787 788 789 790 791 792 793
			break;
		}
	}

	printf("\n");

	return rc;
}

794
/* Sector size is usually 4k, though Macronix eliteflash has 64k */
795
int spi_block_erase_20(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
796
{
797
	int result;
798
	struct spi_command cmds[] = {
799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
	{
		.writecnt	= JEDEC_WREN_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_WREN },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= JEDEC_SE_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_SE, (addr >> 16) & 0xff, (addr >> 8) & 0xff, (addr & 0xff) },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= 0,
		.writearr	= NULL,
		.readcnt	= 0,
		.readarr	= NULL,
	}};
815

816
	result = spi_send_multicommand(cmds);
817
	if (result) {
818 819
		fprintf(stderr, "%s failed during command execution at address 0x%x\n",
			__func__, addr);
820
		return result;
821
	}
822 823 824
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 15-800 ms, so wait in 10 ms steps.
	 */
825
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
826
		programmer_delay(10 * 1000);
827 828 829 830
	if (check_erased_range(flash, addr, blocklen)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
831 832 833
	return 0;
}

834 835 836
int spi_block_erase_60(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
{
	if ((addr != 0) || (blocklen != flash->total_size * 1024)) {
837 838
		fprintf(stderr, "%s called with incorrect arguments\n",
			__func__);
839 840 841 842 843 844 845 846
		return -1;
	}
	return spi_chip_erase_60(flash);
}

int spi_block_erase_c7(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
{
	if ((addr != 0) || (blocklen != flash->total_size * 1024)) {
847 848
		fprintf(stderr, "%s called with incorrect arguments\n",
			__func__);
849 850 851 852 853
		return -1;
	}
	return spi_chip_erase_c7(flash);
}

854
int spi_write_status_enable(void)
855 856
{
	const unsigned char cmd[JEDEC_EWSR_OUTSIZE] = { JEDEC_EWSR };
857
	int result;
858 859

	/* Send EWSR (Enable Write Status Register). */
860
	result = spi_send_command(sizeof(cmd), JEDEC_EWSR_INSIZE, cmd, NULL);
861 862

	if (result)
863
		fprintf(stderr, "%s failed\n", __func__);
864 865

	return result;
866 867
}

868 869 870 871
/*
 * This is according the SST25VF016 datasheet, who knows it is more
 * generic that this...
 */
872
int spi_write_status_register(int status)
873
{
874
	int result;
875
	struct spi_command cmds[] = {
876
	{
877
	/* FIXME: WRSR requires either EWSR or WREN depending on chip type. */
878 879 880 881 882 883 884 885 886 887 888 889 890 891 892
		.writecnt	= JEDEC_EWSR_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_EWSR },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= JEDEC_WRSR_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_WRSR, (unsigned char) status },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= 0,
		.writearr	= NULL,
		.readcnt	= 0,
		.readarr	= NULL,
	}};
893

894
	result = spi_send_multicommand(cmds);
895
	if (result) {
896 897
		fprintf(stderr, "%s failed during command execution\n",
			__func__);
898 899
	}
	return result;
900 901
}

902
int spi_byte_program(int addr, uint8_t databyte)
903
{
904
	int result;
905
	struct spi_command cmds[] = {
906 907 908 909 910 911 912
	{
		.writecnt	= JEDEC_WREN_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_WREN },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= JEDEC_BYTE_PROGRAM_OUTSIZE,
913
		.writearr	= (const unsigned char[]){ JEDEC_BYTE_PROGRAM, (addr >> 16) & 0xff, (addr >> 8) & 0xff, (addr & 0xff), databyte },
914 915 916 917 918 919 920 921
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= 0,
		.writearr	= NULL,
		.readcnt	= 0,
		.readarr	= NULL,
	}};
922

923
	result = spi_send_multicommand(cmds);
924
	if (result) {
925 926
		fprintf(stderr, "%s failed during command execution at address 0x%x\n",
			__func__, addr);
927 928
	}
	return result;
929 930
}

931
int spi_nbyte_program(int addr, uint8_t *bytes, int len)
932
{
933 934
	int result;
	/* FIXME: Switch to malloc based on len unless that kills speed. */
935 936
	unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE - 1 + 256] = {
		JEDEC_BYTE_PROGRAM,
937 938 939
		(addr >> 16) & 0xff,
		(addr >> 8) & 0xff,
		(addr >> 0) & 0xff,
940
	};
941
	struct spi_command cmds[] = {
942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957
	{
		.writecnt	= JEDEC_WREN_OUTSIZE,
		.writearr	= (const unsigned char[]){ JEDEC_WREN },
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= JEDEC_BYTE_PROGRAM_OUTSIZE - 1 + len,
		.writearr	= cmd,
		.readcnt	= 0,
		.readarr	= NULL,
	}, {
		.writecnt	= 0,
		.writearr	= NULL,
		.readcnt	= 0,
		.readarr	= NULL,
	}};
958

959
	if (!len) {
960
		fprintf(stderr, "%s called for zero-length write\n", __func__);
961 962
		return 1;
	}
963
	if (len > 256) {
964
		fprintf(stderr, "%s called for too long a write\n", __func__);
965 966 967 968 969
		return 1;
	}

	memcpy(&cmd[4], bytes, len);

970
	result = spi_send_multicommand(cmds);
971
	if (result) {
972 973
		fprintf(stderr, "%s failed during command execution at address 0x%x\n",
			__func__, addr);
974 975
	}
	return result;
976 977
}

978
int spi_disable_blockprotect(void)
979 980
{
	uint8_t status;
981
	int result;
982

983
	status = spi_read_status_register();
984 985 986
	/* If there is block protection in effect, unprotect it first. */
	if ((status & 0x3c) != 0) {
		printf_debug("Some block protection in effect, disabling\n");
987 988
		result = spi_write_status_register(status & ~0x3c);
		if (result) {
989
			fprintf(stderr, "spi_write_status_register failed\n");
990 991
			return result;
		}
992
	}
993
	return 0;
994 995
}

996
int spi_nbyte_read(int address, uint8_t *bytes, int len)
997
{
998 999
	const unsigned char cmd[JEDEC_READ_OUTSIZE] = {
		JEDEC_READ,
1000 1001 1002
		(address >> 16) & 0xff,
		(address >> 8) & 0xff,
		(address >> 0) & 0xff,
1003 1004 1005
	};

	/* Send Read */
1006
	return spi_send_command(sizeof(cmd), len, cmd, bytes);
1007 1008
}

1009 1010 1011 1012
/*
 * Read a complete flash chip.
 * Each page is read separately in chunks with a maximum size of chunksize.
 */
1013
int spi_read_chunked(struct flashchip *flash, uint8_t *buf, int start, int len, int chunksize)
1014 1015
{
	int rc = 0;
1016
	int i, j, starthere, lenhere;
1017 1018 1019
	int page_size = flash->page_size;
	int toread;

1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
	/* Warning: This loop has a very unusual condition and body.
	 * The loop needs to go through each page with at least one affected
	 * byte. The lowest page number is (start / page_size) since that
	 * division rounds down. The highest page number we want is the page
	 * where the last byte of the range lives. That last byte has the
	 * address (start + len - 1), thus the highest page number is
	 * (start + len - 1) / page_size. Since we want to include that last
	 * page as well, the loop condition uses <=.
	 */
	for (i = start / page_size; i <= (start + len - 1) / page_size; i++) {
		/* Byte position of the first byte in the range in this page. */
		/* starthere is an offset to the base address of the chip. */
		starthere = max(start, i * page_size);
		/* Length of bytes in the range in this page. */
		lenhere = min(start + len, (i + 1) * page_size) - starthere;
		for (j = 0; j < lenhere; j += chunksize) {
			toread = min(chunksize, lenhere - j);
			rc = spi_nbyte_read(starthere + j, buf + starthere - start + j, toread);
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
			if (rc)
				break;
		}
		if (rc)
			break;
	}

	return rc;
}

1048
int spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len)
1049
{
1050 1051 1052 1053
	if (!spi_programmer[spi_controller].read) {
		fprintf(stderr, "%s called, but SPI read is unsupported on this"
			" hardware. Please report a bug.\n", __func__);
		return 1;
1054 1055
	}

1056
	return spi_programmer[spi_controller].read(flash, buf, start, len);
1057 1058
}

1059 1060 1061 1062 1063 1064 1065 1066 1067
/*
 * Program chip using byte programming. (SLOW!)
 * This is for chips which can only handle one byte writes
 * and for chips where memory mapped programming is impossible
 * (e.g. due to size constraints in IT87* for over 512 kB)
 */
int spi_chip_write_1(struct flashchip *flash, uint8_t *buf)
{
	int total_size = 1024 * flash->total_size;
1068
	int i, result = 0;
1069 1070

	spi_disable_blockprotect();
1071 1072
	/* Erase first */
	printf("Erasing flash before programming... ");
1073
	if (erase_flash(flash)) {
1074 1075 1076 1077
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
	printf("done.\n");
1078
	for (i = 0; i < total_size; i++) {
1079 1080 1081
		result = spi_byte_program(i, buf[i]);
		if (result)
			return 1;
1082
		while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
1083
			programmer_delay(10);
1084 1085 1086 1087 1088 1089 1090 1091 1092
	}

	return 0;
}

/*
 * Program chip using page (256 bytes) programming.
 * Some SPI masters can't do this, they use single byte programming instead.
 */
1093
int spi_chip_write_256(struct flashchip *flash, uint8_t *buf)
1094
{
1095 1096 1097 1098
	if (!spi_programmer[spi_controller].write_256) {
		fprintf(stderr, "%s called, but SPI page write is unsupported "
			" on this hardware. Please report a bug.\n", __func__);
		return 1;
1099 1100
	}

1101
	return spi_programmer[spi_controller].write_256(flash, buf);
1102
}
1103

1104 1105 1106 1107 1108 1109
uint32_t spi_get_valid_read_addr(void)
{
	/* Need to return BBAR for ICH chipsets. */
	return 0;
}

1110 1111
int spi_aai_write(struct flashchip *flash, uint8_t *buf)
{
1112 1113
	uint32_t pos = 2, size = flash->total_size * 1024;
	unsigned char w[6] = {0xad, 0, 0, 0, buf[0], buf[1]};
1114 1115
	int result;

1116
	switch (spi_controller) {
1117
#if INTERNAL_SUPPORT == 1
1118
	case SPI_CONTROLLER_WBSIO:
1119 1120
		fprintf(stderr, "%s: impossible with Winbond SPI masters,"
				" degrading to byte program\n", __func__);
1121
		return spi_chip_write_1(flash, buf);
1122
#endif
1123 1124
	default:
		break;
1125
	}
1126
	if (erase_flash(flash)) {
1127 1128 1129
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
1130
	/* FIXME: This will fail on ICH/VIA SPI. */
1131 1132 1133
	result = spi_write_enable();
	if (result)
		return result;
1134
	spi_send_command(6, 0, w, NULL);
1135
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
1136
		programmer_delay(5); /* SST25VF040B Tbp is max 10us */
1137 1138 1139
	while (pos < size) {
		w[1] = buf[pos++];
		w[2] = buf[pos++];
1140
		spi_send_command(3, 0, w, NULL);
1141
		while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
1142
			programmer_delay(5); /* SST25VF040B Tbp is max 10us */
1143 1144 1145 1146
	}
	spi_write_disable();
	return 0;
}