spi.c 14.6 KB
Newer Older
1 2 3
/*
 * This file is part of the flashrom project.
 *
4 5
 * Copyright (C) 2007, 2008 Carl-Daniel Hailfinger
 * Copyright (C) 2008 Ronald Hoogenboom <ronald@zonnet.nl>
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
 */

/*
 * Contains the generic SPI framework
 */

#include <stdio.h>
#include <pci/pci.h>
#include <stdint.h>
#include <string.h>
#include "flash.h"
30
#include "spi.h"
31 32 33 34

#define ITE_SUPERIO_PORT1	0x2e
#define ITE_SUPERIO_PORT2	0x4e

35

36
uint16_t it8716f_flashport = 0;
37
/* use fast 33MHz SPI (<>0) or slow 16MHz (0) */
38
int fast_spi = 1;
39

40 41
void spi_prettyprint_status_register(struct flashchip *flash);
void spi_disable_blockprotect(void);
42

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
/* Generic Super I/O helper functions */
uint8_t regval(uint16_t port, uint8_t reg)
{
	outb(reg, port);
	return inb(port + 1);
}

void regwrite(uint16_t port, uint8_t reg, uint8_t val)
{
	outb(reg, port);
	outb(val, port + 1);
}

/* Helper functions for most recent ITE IT87xx Super I/O chips */
#define CHIP_ID_BYTE1_REG	0x20
#define CHIP_ID_BYTE2_REG	0x21
static void enter_conf_mode_ite(uint16_t port)
{
	outb(0x87, port);
	outb(0x01, port);
	outb(0x55, port);
	if (port == ITE_SUPERIO_PORT1)
		outb(0x55, port);
	else
		outb(0xaa, port);
}

static void exit_conf_mode_ite(uint16_t port)
{
	regwrite(port, 0x02, 0x02);
}

75
static uint16_t find_ite_spi_flash_port(uint16_t port)
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
{
	uint8_t tmp = 0;
	uint16_t id, flashport = 0;

	enter_conf_mode_ite(port);

	id = regval(port, CHIP_ID_BYTE1_REG) << 8;
	id |= regval(port, CHIP_ID_BYTE2_REG);

	/* TODO: Handle more IT87xx if they support flash translation */
	if (id == 0x8716) {
		/* NOLDN, reg 0x24, mask out lowest bit (suspend) */
		tmp = regval(port, 0x24) & 0xFE;
		printf("Serial flash segment 0x%08x-0x%08x %sabled\n",
			0xFFFE0000, 0xFFFFFFFF, (tmp & 1 << 1) ? "en" : "dis");
		printf("Serial flash segment 0x%08x-0x%08x %sabled\n",
			0x000E0000, 0x000FFFFF, (tmp & 1 << 1) ? "en" : "dis");
		printf("Serial flash segment 0x%08x-0x%08x %sabled\n",
			0xFFEE0000, 0xFFEFFFFF, (tmp & 1 << 2) ? "en" : "dis");
		printf("Serial flash segment 0x%08x-0x%08x %sabled\n",
			0xFFF80000, 0xFFFEFFFF, (tmp & 1 << 3) ? "en" : "dis");
		printf("LPC write to serial flash %sabled\n",
			(tmp & 1 << 4) ? "en" : "dis");
99
		printf("serial flash pin %i\n", (tmp & 1 << 5) ? 87 : 29);
100 101 102 103 104 105 106 107 108
		/* LDN 0x7, reg 0x64/0x65 */
		regwrite(port, 0x07, 0x7);
		flashport = regval(port, 0x64) << 8;
		flashport |= regval(port, 0x65);
	}
	exit_conf_mode_ite(port);
	return flashport;
}

109 110 111 112 113 114 115 116
int it87xx_probe_spi_flash(const char *name)
{
	it8716f_flashport = find_ite_spi_flash_port(ITE_SUPERIO_PORT1);
	if (!it8716f_flashport)
		it8716f_flashport = find_ite_spi_flash_port(ITE_SUPERIO_PORT2);
	return (!it8716f_flashport);
}

117 118 119 120 121 122
/* The IT8716F only supports commands with length 1,2,4,5 bytes including
   command byte and can not read more than 3 bytes from the device.
   This function expects writearr[0] to be the first byte sent to the device,
   whereas the IT8716F splits commands internally into address and non-address
   commands with the address in inverse wire order. That's why the register
   ordering in case 4 and 5 may seem strange. */
123
static int it8716f_spi_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr)
124 125
{
	uint8_t busy, writeenc;
126 127
	int i;

128
	do {
129
		busy = inb(it8716f_flashport) & 0x80;
130 131
	} while (busy);
	if (readcnt > 3) {
132
		printf("%s called with unsupported readcnt %i.\n",
133 134 135 136 137
			__FUNCTION__, readcnt);
		return 1;
	}
	switch (writecnt) {
	case 1:
138
		outb(writearr[0], it8716f_flashport + 1);
139 140 141
		writeenc = 0x0;
		break;
	case 2:
142 143
		outb(writearr[0], it8716f_flashport + 1);
		outb(writearr[1], it8716f_flashport + 7);
144 145 146
		writeenc = 0x1;
		break;
	case 4:
147 148 149 150
		outb(writearr[0], it8716f_flashport + 1);
		outb(writearr[1], it8716f_flashport + 4);
		outb(writearr[2], it8716f_flashport + 3);
		outb(writearr[3], it8716f_flashport + 2);
151 152 153
		writeenc = 0x2;
		break;
	case 5:
154 155 156 157 158
		outb(writearr[0], it8716f_flashport + 1);
		outb(writearr[1], it8716f_flashport + 4);
		outb(writearr[2], it8716f_flashport + 3);
		outb(writearr[3], it8716f_flashport + 2);
		outb(writearr[4], it8716f_flashport + 7);
159 160 161
		writeenc = 0x3;
		break;
	default:
162
		printf("%s called with unsupported writecnt %i.\n",
163 164 165
			__FUNCTION__, writecnt);
		return 1;
	}
166 167
	/* Start IO, 33 or 16 MHz, readcnt input bytes, writecnt output bytes.
	 * Note:
168
	 * We can't use writecnt directly, but have to use a strange encoding.
169
	 */ 
170
	outb(((0x4 + (fast_spi ? 1 : 0)) << 4) | ((readcnt & 0x3) << 2) | (writeenc), it8716f_flashport);
171

172 173
	if (readcnt > 0) {
		do {
174
			busy = inb(it8716f_flashport) & 0x80;
175 176 177
		} while (busy);

		for (i = 0; i < readcnt; i++) {
178
			readarr[i] = inb(it8716f_flashport + 5 + i);
179
		}
180 181
	}

182 183 184
	return 0;
}

185
int spi_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr)
186 187
{
	if (it8716f_flashport)
188
		return it8716f_spi_command(writecnt, readcnt, writearr, readarr);
189
	printf_debug("%s called, but no SPI chipset detected\n", __FUNCTION__);
190 191 192
	return 1;
}

193
static int spi_rdid(unsigned char *readarr)
194
{
195
	const unsigned char cmd[JEDEC_RDID_OUTSIZE] = {JEDEC_RDID};
196

197
	if (spi_command(JEDEC_RDID_OUTSIZE, JEDEC_RDID_INSIZE, cmd, readarr))
198
		return 1;
199
	printf_debug("RDID returned %02x %02x %02x.\n", readarr[0], readarr[1], readarr[2]);
200 201 202
	return 0;
}

203
void spi_write_enable()
204
{
205
	const unsigned char cmd[JEDEC_WREN_OUTSIZE] = {JEDEC_WREN};
206 207

	/* Send WREN (Write Enable) */
208
	spi_command(JEDEC_WREN_OUTSIZE, JEDEC_WREN_INSIZE, cmd, NULL);
209 210
}

211
void spi_write_disable()
212
{
213
	const unsigned char cmd[JEDEC_WRDI_OUTSIZE] = {JEDEC_WRDI};
214 215

	/* Send WRDI (Write Disable) */
216
	spi_command(JEDEC_WRDI_OUTSIZE, JEDEC_WRDI_INSIZE, cmd, NULL);
217 218
}

219 220 221
int probe_spi(struct flashchip *flash)
{
	unsigned char readarr[3];
222 223
	uint32_t manuf_id;
	uint32_t model_id;
224
	if (!spi_rdid(readarr)) {
225 226 227 228 229 230 231 232
		/* Check if this is a continuation vendor ID */
		if (readarr[0] == 0x7f) {
			manuf_id = (readarr[0] << 8) | readarr[1];
			model_id = readarr[2];
		} else {
			manuf_id = readarr[0];
			model_id = (readarr[1] << 8) | readarr[2];
		}
233
		printf_debug("%s: id1 0x%x, id2 0x%x\n", __FUNCTION__, manuf_id, model_id);
234 235 236
		if (manuf_id == flash->manufacture_id &&
		    model_id == flash->model_id) {
			/* Print the status register to tell the
237 238
			 * user about possible write protection.
			 */
239
			spi_prettyprint_status_register(flash);
240

241
			return 1;
242
		}
243 244 245 246
		/* Test if this is a pure vendor match. */
		if (manuf_id == flash->manufacture_id &&
		    GENERIC_DEVICE_ID == flash->model_id)
			return 1;
247 248 249 250 251
	}

	return 0;
}

252
uint8_t spi_read_status_register()
253
{
254
	const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = {JEDEC_RDSR};
255 256 257
	unsigned char readarr[1];

	/* Read Status Register */
258
	spi_command(JEDEC_RDSR_OUTSIZE, JEDEC_RDSR_INSIZE, cmd, readarr);
259 260 261
	return readarr[0];
}

262
/* Prettyprint the status register. Common definitions.
263
 */
264
void spi_prettyprint_status_register_common(uint8_t status)
265
{
266
	printf_debug("Chip status register: Bit 5 / Block Protect 3 (BP3) is "
267
		"%sset\n", (status & (1 << 5)) ? "" : "not ");
268
	printf_debug("Chip status register: Bit 4 / Block Protect 2 (BP2) is "
269
		"%sset\n", (status & (1 << 4)) ? "" : "not ");
270
	printf_debug("Chip status register: Bit 3 / Block Protect 1 (BP1) is "
271
		"%sset\n", (status & (1 << 3)) ? "" : "not ");
272
	printf_debug("Chip status register: Bit 2 / Block Protect 0 (BP0) is "
273 274 275
		"%sset\n", (status & (1 << 2)) ? "" : "not ");
	printf_debug("Chip status register: Write Enable Latch (WEL) is "
		"%sset\n", (status & (1 << 1)) ? "" : "not ");
276
	printf_debug("Chip status register: Write In Progress (WIP/BUSY) is "
277 278 279
		"%sset\n", (status & (1 << 0)) ? "" : "not ");
}

280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
/* Prettyprint the status register. Works for
 * ST M25P series
 * MX MX25L series
 */
void spi_prettyprint_status_register_st_m25p(uint8_t status)
{
	printf_debug("Chip status register: Status Register Write Disable "
		"(SRWD) is %sset\n", (status & (1 << 7)) ? "" : "not ");
	printf_debug("Chip status register: Bit 6 is "
		"%sset\n", (status & (1 << 6)) ? "" : "not ");
	spi_prettyprint_status_register_common(status);
}

/* Prettyprint the status register. Works for
 * SST 25VF016
 */
void spi_prettyprint_status_register_sst25vf016(uint8_t status)
{
298
	const char *bpt[] = {
299 300 301 302 303 304
		"none",
		"1F0000H-1FFFFFH",
		"1E0000H-1FFFFFH",
		"1C0000H-1FFFFFH",
		"180000H-1FFFFFH",
		"100000H-1FFFFFH",
305
		"all", "all"
306 307 308 309 310 311 312 313 314 315 316
	};
	printf_debug("Chip status register: Block Protect Write Disable "
		"(BPL) is %sset\n", (status & (1 << 7)) ? "" : "not ");
	printf_debug("Chip status register: Auto Address Increment Programming "
		"(AAI) is %sset\n", (status & (1 << 6)) ? "" : "not ");
	spi_prettyprint_status_register_common(status);
	printf_debug("Resulting block protection : %s\n",
		bpt[(status & 0x1c) >> 2]);
}

void spi_prettyprint_status_register(struct flashchip *flash)
317 318 319
{
	uint8_t status;

320
	status = spi_read_status_register();
321 322 323 324 325
	printf_debug("Chip status register is %02x\n", status);
	switch (flash->manufacture_id) {
	case ST_ID:
	case MX_ID:
		if ((flash->model_id & 0xff00) == 0x2000)
326 327 328 329 330
			spi_prettyprint_status_register_st_m25p(status);
		break;
	case SST_ID:
		if (flash->model_id == SST_25VF016B)
			spi_prettyprint_status_register_sst25vf016(status);
331 332 333 334
		break;
	}
}
	
335
int spi_chip_erase_c7(struct flashchip *flash)
336
{
337
	const unsigned char cmd[JEDEC_CE_C7_OUTSIZE] = {JEDEC_CE_C7};
338
	
339
	spi_disable_blockprotect();
340
	spi_write_enable();
341
	/* Send CE (Chip Erase) */
342
	spi_command(JEDEC_CE_C7_OUTSIZE, JEDEC_CE_C7_INSIZE, cmd, NULL);
343 344 345
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 1-85 s, so wait in 1 s steps.
	 */
346
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
347 348 349 350
		sleep(1);
	return 0;
}

351 352 353 354 355
/* Block size is usually
 * 64k for Macronix
 * 32k for SST
 * 4-32k non-uniform for EON
 */
356
int spi_block_erase_d8(const struct flashchip *flash, unsigned long addr)
357
{
358
	unsigned char cmd[JEDEC_BE_D8_OUTSIZE] = {JEDEC_BE_D8};
359 360 361 362

	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);
363
	spi_write_enable();
364
	/* Send BE (Block Erase) */
365
	spi_command(JEDEC_BE_D8_OUTSIZE, JEDEC_BE_D8_INSIZE, cmd, NULL);
366 367 368
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 100-4000 ms, so wait in 100 ms steps.
	 */
369
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
370 371 372 373 374
		usleep(100 * 1000);
	return 0;
}

/* Sector size is usually 4k, though Macronix eliteflash has 64k */
375
int spi_sector_erase(const struct flashchip *flash, unsigned long addr)
376
{
377
	unsigned char cmd[JEDEC_SE_OUTSIZE] = {JEDEC_SE};
378 379 380 381
	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);

382
	spi_write_enable();
383
	/* Send SE (Sector Erase) */
384
	spi_command(JEDEC_SE_OUTSIZE, JEDEC_SE_INSIZE, cmd, NULL);
385 386 387
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 15-800 ms, so wait in 10 ms steps.
	 */
388
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
389 390 391 392 393
		usleep(10 * 1000);
	return 0;
}

/* Page size is usually 256 bytes */
394 395 396
void it8716f_spi_page_program(int block, uint8_t *buf, uint8_t *bios) {
	int i;

397
	spi_write_enable();
398
	outb(0x06 , it8716f_flashport + 1);
399
	outb(((2 + (fast_spi ? 1 : 0)) << 4), it8716f_flashport);
400 401 402 403
	for (i = 0; i < 256; i++) {
		bios[256 * block + i] = buf[256 * block + i];
	}
	outb(0, it8716f_flashport);
404 405 406
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 1-10 ms, so wait in 1 ms steps.
	 */
407
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
408 409 410
		usleep(1000);
}

411
void spi_page_program(int block, uint8_t *buf, uint8_t *bios)
412 413 414 415 416
{
	if (it8716f_flashport)
		it8716f_spi_page_program(block, buf, bios);
}

417 418 419 420 421 422
/*
 * This is according the SST25VF016 datasheet, who knows it is more
 * generic that this...
 */
void spi_write_status_register(int status)
{
423
	const unsigned char cmd[JEDEC_WRSR_OUTSIZE] = {JEDEC_WRSR, (unsigned char)status};
424 425

	/* Send WRSR (Write Status Register) */
426
	spi_command(JEDEC_WRSR_OUTSIZE, JEDEC_WRSR_INSIZE, cmd, NULL);
427 428 429 430 431 432 433 434 435 436 437 438
}

void spi_byte_program(int address, uint8_t byte)
{
	const unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE] = {JEDEC_BYTE_PROGRAM,
		(address>>16)&0xff,
		(address>>8)&0xff,
		(address>>0)&0xff,
		byte
	};

	/* Send Byte-Program */
439
	spi_command(JEDEC_BYTE_PROGRAM_OUTSIZE, JEDEC_BYTE_PROGRAM_INSIZE, cmd, NULL);
440 441 442 443 444 445
}

void spi_disable_blockprotect(void)
{
	uint8_t status;

446
	status = spi_read_status_register();
447 448 449
	/* If there is block protection in effect, unprotect it first. */
	if ((status & 0x3c) != 0) {
		printf_debug("Some block protection in effect, disabling\n");
450
		spi_write_enable();
451 452 453 454 455 456 457 458 459 460 461 462
		spi_write_status_register(status & ~0x3c);
	}
}

/*
 * IT8716F only allows maximum of 512 kb SPI mapped to LPC memory cycles
 * Program chip using firmware cycle byte programming. (SLOW!)
 */
int it8716f_over512k_spi_chip_write(struct flashchip *flash, uint8_t *buf)
{
	int total_size = 1024 * flash->total_size;
	int i;
463
	fast_spi = 0;
464 465

	spi_disable_blockprotect();
466
	for (i = 0; i < total_size; i++) {
467
		spi_write_enable();
468
		spi_byte_program(i, buf[i]);
469
		while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
470
			myusec_delay(10);
471 472 473 474 475 476 477 478 479
	}
	/* resume normal ops... */
	outb(0x20, it8716f_flashport);
	return 0;
}

void spi_3byte_read(int address, uint8_t *bytes, int len)
{
	const unsigned char cmd[JEDEC_READ_OUTSIZE] = {JEDEC_READ,
480 481 482
		(address >> 16) & 0xff,
		(address >> 8) & 0xff,
		(address >> 0) & 0xff,
483 484 485
	};

	/* Send Read */
486
	spi_command(JEDEC_READ_OUTSIZE, len, cmd, bytes);
487 488 489 490 491 492
}

/*
 * IT8716F only allows maximum of 512 kb SPI mapped to LPC memory cycles
 * Need to read this big flash using firmware cycles 3 byte at a time.
 */
493
int spi_chip_read(struct flashchip *flash, uint8_t *buf)
494 495 496
{
	int total_size = 1024 * flash->total_size;
	int i;
497
	fast_spi = 0;
498 499

	if (total_size > 512 * 1024) {
500 501 502 503 504
		for (i = 0; i < total_size; i += 3) {
			int toread = 3;
			if (total_size - i < toread)
				toread = total_size - i;
			spi_3byte_read(i, buf + i, toread);
505 506 507 508 509 510 511
		}
	} else {
		memcpy(buf, (const char *)flash->virtual_memory, total_size);
	}
	return 0;
}

512
int spi_chip_write(struct flashchip *flash, uint8_t *buf) {
513 514
	int total_size = 1024 * flash->total_size;
	int i;
515 516 517 518
	if (total_size > 512 * 1024) {
		it8716f_over512k_spi_chip_write(flash, buf);
	} else {
		for (i = 0; i < total_size / 256; i++) {
519
			spi_page_program(i, buf, (uint8_t *)flash->virtual_memory);
520
		}
521 522 523 524
	}
	return 0;
}