spi.c 22.7 KB
Newer Older
1 2 3
/*
 * This file is part of the flashrom project.
 *
4
 * Copyright (C) 2007, 2008, 2009 Carl-Daniel Hailfinger
Stefan Reinauer's avatar
Stefan Reinauer committed
5
 * Copyright (C) 2008 coresystems GmbH
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
 */

/*
 * Contains the generic SPI framework
 */

#include <string.h>
#include "flash.h"
27
#include "flashchips.h"
28
#include "spi.h"
29

30 31 32
enum spi_controller spi_controller = SPI_CONTROLLER_NONE;
void *spibar = NULL;

33
void spi_prettyprint_status_register(struct flashchip *flash);
34

35 36
int spi_command(unsigned int writecnt, unsigned int readcnt,
		const unsigned char *writearr, unsigned char *readarr)
37
{
38 39
	switch (spi_controller) {
	case SPI_CONTROLLER_IT87XX:
40 41
		return it8716f_spi_command(writecnt, readcnt, writearr,
					   readarr);
42 43 44
	case SPI_CONTROLLER_ICH7:
	case SPI_CONTROLLER_ICH9:
	case SPI_CONTROLLER_VIA:
45
		return ich_spi_command(writecnt, readcnt, writearr, readarr);
46
	case SPI_CONTROLLER_SB600:
47
		return sb600_spi_command(writecnt, readcnt, writearr, readarr);
48
	case SPI_CONTROLLER_WBSIO:
Peter Stuge's avatar
Peter Stuge committed
49
		return wbsio_spi_command(writecnt, readcnt, writearr, readarr);
50 51
	case SPI_CONTROLLER_FT2232:
		return ft2232_spi_command(writecnt, readcnt, writearr, readarr);
52
	case SPI_CONTROLLER_DUMMY:
53
		return dummy_spi_command(writecnt, readcnt, writearr, readarr);
54
	default:
55 56 57
		printf_debug
		    ("%s called, but no SPI chipset/strapping detected\n",
		     __FUNCTION__);
58
	}
59 60 61
	return 1;
}

62
static int spi_rdid(unsigned char *readarr, int bytes)
63
{
64
	const unsigned char cmd[JEDEC_RDID_OUTSIZE] = { JEDEC_RDID };
65
	int ret;
66
	int i;
67

68 69 70
	ret = spi_command(sizeof(cmd), bytes, cmd, readarr);
	if (ret)
		return ret;
71 72 73 74
	printf_debug("RDID returned");
	for (i = 0; i < bytes; i++)
		printf_debug(" 0x%02x", readarr[i]);
	printf_debug("\n");
75 76 77
	return 0;
}

78 79
static int spi_rems(unsigned char *readarr)
{
80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
	unsigned char cmd[JEDEC_REMS_OUTSIZE] = { JEDEC_REMS, 0, 0, 0 };
	uint32_t readaddr;
	int ret;

	ret = spi_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
	if (ret == SPI_INVALID_ADDRESS) {
		/* Find the lowest even address allowed for reads. */
		readaddr = (spi_get_valid_read_addr() + 1) & ~1;
		cmd[1] = (readaddr >> 16) & 0xff,
		cmd[2] = (readaddr >> 8) & 0xff,
		cmd[3] = (readaddr >> 0) & 0xff,
		ret = spi_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
	}
	if (ret)
		return ret;
95 96 97 98
	printf_debug("REMS returned %02x %02x.\n", readarr[0], readarr[1]);
	return 0;
}

99 100
static int spi_res(unsigned char *readarr)
{
101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
	unsigned char cmd[JEDEC_RES_OUTSIZE] = { JEDEC_RES, 0, 0, 0 };
	uint32_t readaddr;
	int ret;

	ret = spi_command(sizeof(cmd), JEDEC_RES_INSIZE, cmd, readarr);
	if (ret == SPI_INVALID_ADDRESS) {
		/* Find the lowest even address allowed for reads. */
		readaddr = (spi_get_valid_read_addr() + 1) & ~1;
		cmd[1] = (readaddr >> 16) & 0xff,
		cmd[2] = (readaddr >> 8) & 0xff,
		cmd[3] = (readaddr >> 0) & 0xff,
		ret = spi_command(sizeof(cmd), JEDEC_RES_INSIZE, cmd, readarr);
	}
	if (ret)
		return ret;
116 117 118 119
	printf_debug("RES returned %02x.\n", readarr[0]);
	return 0;
}

120
int spi_write_enable(void)
121
{
122
	const unsigned char cmd[JEDEC_WREN_OUTSIZE] = { JEDEC_WREN };
123
	int result;
124 125

	/* Send WREN (Write Enable) */
126
	result = spi_command(sizeof(cmd), 0, cmd, NULL);
127 128 129 130

	if (result)
		printf_debug("%s failed", __func__);
	if (result == SPI_INVALID_OPCODE) {
131 132 133 134
		switch (spi_controller) {
		case SPI_CONTROLLER_ICH7:
		case SPI_CONTROLLER_ICH9:
		case SPI_CONTROLLER_VIA:
135 136 137 138
			printf_debug(" due to SPI master limitation, ignoring"
				     " and hoping it will be run as PREOP\n");
			return 0;
		default:
139
			break;
140 141
		}
	}
142 143 144
	if (result)
		printf_debug("\n");

145
	return result;
146 147
}

148
int spi_write_disable(void)
149
{
150
	const unsigned char cmd[JEDEC_WRDI_OUTSIZE] = { JEDEC_WRDI };
151 152

	/* Send WRDI (Write Disable) */
153
	return spi_command(sizeof(cmd), 0, cmd, NULL);
154 155
}

156
static int probe_spi_rdid_generic(struct flashchip *flash, int bytes)
157
{
158
	unsigned char readarr[4];
159 160
	uint32_t id1;
	uint32_t id2;
161

162
	if (spi_rdid(readarr, bytes))
163 164 165 166 167 168 169 170 171
		return 0;

	if (!oddparity(readarr[0]))
		printf_debug("RDID byte 0 parity violation.\n");

	/* Check if this is a continuation vendor ID */
	if (readarr[0] == 0x7f) {
		if (!oddparity(readarr[1]))
			printf_debug("RDID byte 1 parity violation.\n");
172 173
		id1 = (readarr[0] << 8) | readarr[1];
		id2 = readarr[2];
174
		if (bytes > 3) {
175 176
			id2 <<= 8;
			id2 |= readarr[3];
177
		}
178
	} else {
179 180
		id1 = readarr[0];
		id2 = (readarr[1] << 8) | readarr[2];
181 182
	}

183
	printf_debug("%s: id1 0x%02x, id2 0x%02x\n", __FUNCTION__, id1, id2);
184

185
	if (id1 == flash->manufacture_id && id2 == flash->model_id) {
186 187 188 189 190 191
		/* Print the status register to tell the
		 * user about possible write protection.
		 */
		spi_prettyprint_status_register(flash);

		return 1;
192 193
	}

194
	/* Test if this is a pure vendor match. */
195
	if (id1 == flash->manufacture_id &&
196 197 198
	    GENERIC_DEVICE_ID == flash->model_id)
		return 1;

199 200 201
	return 0;
}

202 203
int probe_spi_rdid(struct flashchip *flash)
{
204 205 206 207
	return probe_spi_rdid_generic(flash, 3);
}

/* support 4 bytes flash ID */
208 209
int probe_spi_rdid4(struct flashchip *flash)
{
210
	/* only some SPI chipsets support 4 bytes commands */
211 212 213 214 215 216
	switch (spi_controller) {
	case SPI_CONTROLLER_ICH7:
	case SPI_CONTROLLER_ICH9:
	case SPI_CONTROLLER_VIA:
	case SPI_CONTROLLER_SB600:
	case SPI_CONTROLLER_WBSIO:
217
	case SPI_CONTROLLER_FT2232:
218
	case SPI_CONTROLLER_DUMMY:
219 220 221 222 223 224
		return probe_spi_rdid_generic(flash, 4);
	default:
		printf_debug("4b ID not supported on this SPI controller\n");
	}

	return 0;
225 226
}

227 228 229
int probe_spi_rems(struct flashchip *flash)
{
	unsigned char readarr[JEDEC_REMS_INSIZE];
230
	uint32_t id1, id2;
231 232 233 234

	if (spi_rems(readarr))
		return 0;

235 236
	id1 = readarr[0];
	id2 = readarr[1];
237

238
	printf_debug("%s: id1 0x%x, id2 0x%x\n", __FUNCTION__, id1, id2);
239

240
	if (id1 == flash->manufacture_id && id2 == flash->model_id) {
241 242 243 244 245 246 247 248 249
		/* Print the status register to tell the
		 * user about possible write protection.
		 */
		spi_prettyprint_status_register(flash);

		return 1;
	}

	/* Test if this is a pure vendor match. */
250
	if (id1 == flash->manufacture_id &&
251 252 253 254 255 256
	    GENERIC_DEVICE_ID == flash->model_id)
		return 1;

	return 0;
}

257 258 259
int probe_spi_res(struct flashchip *flash)
{
	unsigned char readarr[3];
260
	uint32_t id2;
261

262 263 264 265 266
	/* Check if RDID was successful and did not return 0xff 0xff 0xff.
	 * In that case, RES is pointless.
	 */
	if (!spi_rdid(readarr, 3) && ((readarr[0] != 0xff) ||
	    (readarr[1] != 0xff) || (readarr[2] != 0xff)))
267 268 269 270 271
		return 0;

	if (spi_res(readarr))
		return 0;

272 273 274
	id2 = readarr[0];
	printf_debug("%s: id 0x%x\n", __FUNCTION__, id2);
	if (id2 != flash->model_id)
275 276 277 278 279 280 281
		return 0;

	/* Print the status register to tell the
	 * user about possible write protection.
	 */
	spi_prettyprint_status_register(flash);
	return 1;
282 283
}

284
uint8_t spi_read_status_register(void)
285
{
286
	const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { JEDEC_RDSR };
Peter Stuge's avatar
Peter Stuge committed
287
	unsigned char readarr[2]; /* JEDEC_RDSR_INSIZE=1 but wbsio needs 2 */
288
	int ret;
289 290

	/* Read Status Register */
291
	if (spi_controller == SPI_CONTROLLER_SB600) {
292 293 294
		/* SB600 uses a different way to read status register. */
		return sb600_read_status_register();
	} else {
295 296 297
		ret = spi_command(sizeof(cmd), sizeof(readarr), cmd, readarr);
		if (ret)
			printf_debug("RDSR failed!\n");
298 299
	}

300 301 302
	return readarr[0];
}

303
/* Prettyprint the status register. Common definitions. */
304
void spi_prettyprint_status_register_common(uint8_t status)
305
{
306
	printf_debug("Chip status register: Bit 5 / Block Protect 3 (BP3) is "
307
		     "%sset\n", (status & (1 << 5)) ? "" : "not ");
308
	printf_debug("Chip status register: Bit 4 / Block Protect 2 (BP2) is "
309
		     "%sset\n", (status & (1 << 4)) ? "" : "not ");
310
	printf_debug("Chip status register: Bit 3 / Block Protect 1 (BP1) is "
311
		     "%sset\n", (status & (1 << 3)) ? "" : "not ");
312
	printf_debug("Chip status register: Bit 2 / Block Protect 0 (BP0) is "
313
		     "%sset\n", (status & (1 << 2)) ? "" : "not ");
314
	printf_debug("Chip status register: Write Enable Latch (WEL) is "
315
		     "%sset\n", (status & (1 << 1)) ? "" : "not ");
316
	printf_debug("Chip status register: Write In Progress (WIP/BUSY) is "
317
		     "%sset\n", (status & (1 << 0)) ? "" : "not ");
318 319
}

320 321 322 323 324 325 326
/* Prettyprint the status register. Works for
 * ST M25P series
 * MX MX25L series
 */
void spi_prettyprint_status_register_st_m25p(uint8_t status)
{
	printf_debug("Chip status register: Status Register Write Disable "
327
		     "(SRWD) is %sset\n", (status & (1 << 7)) ? "" : "not ");
328
	printf_debug("Chip status register: Bit 6 is "
329
		     "%sset\n", (status & (1 << 6)) ? "" : "not ");
330 331 332
	spi_prettyprint_status_register_common(status);
}

333 334 335 336 337 338 339 340 341
void spi_prettyprint_status_register_sst25(uint8_t status)
{
	printf_debug("Chip status register: Block Protect Write Disable "
		     "(BPL) is %sset\n", (status & (1 << 7)) ? "" : "not ");
	printf_debug("Chip status register: Auto Address Increment Programming "
		     "(AAI) is %sset\n", (status & (1 << 6)) ? "" : "not ");
	spi_prettyprint_status_register_common(status);
}

342 343 344 345 346
/* Prettyprint the status register. Works for
 * SST 25VF016
 */
void spi_prettyprint_status_register_sst25vf016(uint8_t status)
{
347
	const char *bpt[] = {
348 349 350 351 352 353
		"none",
		"1F0000H-1FFFFFH",
		"1E0000H-1FFFFFH",
		"1C0000H-1FFFFFH",
		"180000H-1FFFFFH",
		"100000H-1FFFFFH",
354
		"all", "all"
355
	};
356
	spi_prettyprint_status_register_sst25(status);
357
	printf_debug("Resulting block protection : %s\n",
358
		     bpt[(status & 0x1c) >> 2]);
359 360
}

361 362 363 364 365 366 367 368 369
void spi_prettyprint_status_register_sst25vf040b(uint8_t status)
{
	const char *bpt[] = {
		"none",
		"0x70000-0x7ffff",
		"0x60000-0x7ffff",
		"0x40000-0x7ffff",
		"all blocks", "all blocks", "all blocks", "all blocks"
	};
370
	spi_prettyprint_status_register_sst25(status);
371
	printf_debug("Resulting block protection : %s\n",
372
		bpt[(status & 0x1c) >> 2]);
373 374
}

375
void spi_prettyprint_status_register(struct flashchip *flash)
376 377 378
{
	uint8_t status;

379
	status = spi_read_status_register();
380 381 382
	printf_debug("Chip status register is %02x\n", status);
	switch (flash->manufacture_id) {
	case ST_ID:
383 384 385 386
		if (((flash->model_id & 0xff00) == 0x2000) ||
		    ((flash->model_id & 0xff00) == 0x2500))
			spi_prettyprint_status_register_st_m25p(status);
		break;
387 388
	case MX_ID:
		if ((flash->model_id & 0xff00) == 0x2000)
389 390 391
			spi_prettyprint_status_register_st_m25p(status);
		break;
	case SST_ID:
392 393
		switch (flash->model_id) {
		case 0x2541:
394
			spi_prettyprint_status_register_sst25vf016(status);
395 396 397 398 399
			break;
		case 0x8d:
		case 0x258d:
			spi_prettyprint_status_register_sst25vf040b(status);
			break;
400
		default:
401 402
			spi_prettyprint_status_register_sst25(status);
			break;
403
		}
404 405 406
		break;
	}
}
407

408 409 410
int spi_chip_erase_60(struct flashchip *flash)
{
	const unsigned char cmd[JEDEC_CE_60_OUTSIZE] = {JEDEC_CE_60};
411
	int result;
412
	
413 414 415 416 417 418
	result = spi_disable_blockprotect();
	if (result) {
		printf_debug("spi_disable_blockprotect failed\n");
		return result;
	}
	result = spi_write_enable();
419
	if (result)
420
		return result;
421
	/* Send CE (Chip Erase) */
422 423 424 425 426
	result = spi_command(sizeof(cmd), 0, cmd, NULL);
	if (result) {
		printf_debug("spi_chip_erase_60 failed sending erase\n");
		return result;
	}
427 428 429
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 1-85 s, so wait in 1 s steps.
	 */
430
	/* FIXME: We assume spi_read_status_register will never fail. */
431
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
432
		programmer_delay(1000 * 1000);
433 434 435 436
	if (check_erased_range(flash, 0, flash->total_size * 1024)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
437 438 439
	return 0;
}

440
int spi_chip_erase_c7(struct flashchip *flash)
441
{
442
	const unsigned char cmd[JEDEC_CE_C7_OUTSIZE] = { JEDEC_CE_C7 };
443
	int result;
444

445 446 447 448 449 450
	result = spi_disable_blockprotect();
	if (result) {
		printf_debug("spi_disable_blockprotect failed\n");
		return result;
	}
	result = spi_write_enable();
451
	if (result)
452
		return result;
453
	/* Send CE (Chip Erase) */
454 455 456 457 458
	result = spi_command(sizeof(cmd), 0, cmd, NULL);
	if (result) {
		printf_debug("spi_chip_erase_60 failed sending erase\n");
		return result;
	}
459 460 461
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 1-85 s, so wait in 1 s steps.
	 */
462
	/* FIXME: We assume spi_read_status_register will never fail. */
463
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
464
		programmer_delay(1000 * 1000);
465 466 467 468
	if (check_erased_range(flash, 0, flash->total_size * 1024)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
469 470 471
	return 0;
}

472 473 474 475 476 477 478 479 480 481 482
int spi_chip_erase_60_c7(struct flashchip *flash)
{
	int result;
	result = spi_chip_erase_60(flash);
	if (result) {
		printf_debug("spi_chip_erase_60 failed, trying c7\n");
		result = spi_chip_erase_c7(flash);
	}
	return result;
}

483
int spi_block_erase_52(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
484
{
485
	unsigned char cmd[JEDEC_BE_52_OUTSIZE] = {JEDEC_BE_52, };
486
	int result;
487 488 489 490

	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);
491 492 493
	result = spi_write_enable();
	if (result)
		return result;
494 495 496 497 498 499
	/* Send BE (Block Erase) */
	spi_command(sizeof(cmd), 0, cmd, NULL);
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 100-4000 ms, so wait in 100 ms steps.
	 */
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
500
		programmer_delay(100 * 1000);
501 502 503 504
	if (check_erased_range(flash, addr, blocklen)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
505 506 507
	return 0;
}

508 509 510 511 512
/* Block size is usually
 * 64k for Macronix
 * 32k for SST
 * 4-32k non-uniform for EON
 */
513
int spi_block_erase_d8(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
514
{
515
	unsigned char cmd[JEDEC_BE_D8_OUTSIZE] = { JEDEC_BE_D8, };
516
	int result;
517 518 519 520

	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);
521 522 523
	result = spi_write_enable();
	if (result)
		return result;
524
	/* Send BE (Block Erase) */
Peter Stuge's avatar
Peter Stuge committed
525
	spi_command(sizeof(cmd), 0, cmd, NULL);
526 527 528
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 100-4000 ms, so wait in 100 ms steps.
	 */
529
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
530
		programmer_delay(100 * 1000);
531 532 533 534
	if (check_erased_range(flash, addr, blocklen)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
535 536 537
	return 0;
}

538 539 540 541 542 543 544 545 546 547 548
int spi_chip_erase_d8(struct flashchip *flash)
{
	int i, rc = 0;
	int total_size = flash->total_size * 1024;
	int erase_size = 64 * 1024;

	spi_disable_blockprotect();

	printf("Erasing chip: \n");

	for (i = 0; i < total_size / erase_size; i++) {
549
		rc = spi_block_erase_d8(flash, i * erase_size, erase_size);
550 551 552 553 554 555 556 557 558 559 560
		if (rc) {
			printf("Error erasing block at 0x%x\n", i);
			break;
		}
	}

	printf("\n");

	return rc;
}

561
/* Sector size is usually 4k, though Macronix eliteflash has 64k */
562
int spi_block_erase_20(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
563
{
564
	unsigned char cmd[JEDEC_SE_OUTSIZE] = { JEDEC_SE, };
565 566
	int result;
	
567 568 569 570
	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);

571 572 573
	result = spi_write_enable();
	if (result)
		return result;
574
	/* Send SE (Sector Erase) */
Peter Stuge's avatar
Peter Stuge committed
575
	spi_command(sizeof(cmd), 0, cmd, NULL);
576 577 578
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 15-800 ms, so wait in 10 ms steps.
	 */
579
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
580
		programmer_delay(10 * 1000);
581 582 583 584
	if (check_erased_range(flash, addr, blocklen)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
585 586 587
	return 0;
}

588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
int spi_block_erase_60(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
{
	if ((addr != 0) || (blocklen != flash->total_size * 1024)) {
		fprintf(stderr, "%s called with incorrect arguments\n", __func__);
		return -1;
	}
	return spi_chip_erase_60(flash);
}

int spi_block_erase_c7(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
{
	if ((addr != 0) || (blocklen != flash->total_size * 1024)) {
		fprintf(stderr, "%s called with incorrect arguments\n", __func__);
		return -1;
	}
	return spi_chip_erase_c7(flash);
}

606
int spi_write_status_enable(void)
607 608
{
	const unsigned char cmd[JEDEC_EWSR_OUTSIZE] = { JEDEC_EWSR };
609
	int result;
610 611

	/* Send EWSR (Enable Write Status Register). */
612 613 614 615 616
	result = spi_command(sizeof(cmd), JEDEC_EWSR_INSIZE, cmd, NULL);

	if (result)
		printf_debug("%s failed", __func__);
	if (result == SPI_INVALID_OPCODE) {
617 618 619 620
		switch (spi_controller) {
		case SPI_CONTROLLER_ICH7:
		case SPI_CONTROLLER_ICH9:
		case SPI_CONTROLLER_VIA:
621 622 623 624 625 626 627 628 629 630 631
			printf_debug(" due to SPI master limitation, ignoring"
				     " and hoping it will be run as PREOP\n");
			return 0;
		default:
			break;
		}
	}
	if (result)
		printf_debug("\n");

	return result;
632 633
}

634 635 636 637
/*
 * This is according the SST25VF016 datasheet, who knows it is more
 * generic that this...
 */
638
int spi_write_status_register(int status)
639
{
640 641
	const unsigned char cmd[JEDEC_WRSR_OUTSIZE] =
	    { JEDEC_WRSR, (unsigned char)status };
642 643

	/* Send WRSR (Write Status Register) */
644
	return spi_command(sizeof(cmd), 0, cmd, NULL);
645 646 647 648
}

void spi_byte_program(int address, uint8_t byte)
{
649 650 651 652 653
	const unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE] = {
		JEDEC_BYTE_PROGRAM,
		(address >> 16) & 0xff,
		(address >> 8) & 0xff,
		(address >> 0) & 0xff,
654 655 656 657
		byte
	};

	/* Send Byte-Program */
Peter Stuge's avatar
Peter Stuge committed
658
	spi_command(sizeof(cmd), 0, cmd, NULL);
659 660
}

661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
int spi_nbyte_program(int address, uint8_t *bytes, int len)
{
	unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE - 1 + 256] = {
		JEDEC_BYTE_PROGRAM,
		(address >> 16) & 0xff,
		(address >> 8) & 0xff,
		(address >> 0) & 0xff,
	};

	if (len > 256) {
		printf_debug ("%s called for too long a write\n",
		     __FUNCTION__);
		return 1;
	}

	memcpy(&cmd[4], bytes, len);

	/* Send Byte-Program */
	return spi_command(4 + len, 0, cmd, NULL);
}

682
int spi_disable_blockprotect(void)
683 684
{
	uint8_t status;
685
	int result;
686

687
	status = spi_read_status_register();
688 689 690
	/* If there is block protection in effect, unprotect it first. */
	if ((status & 0x3c) != 0) {
		printf_debug("Some block protection in effect, disabling\n");
691
		result = spi_write_status_enable();
692
		if (result) {
693
			printf_debug("spi_write_status_enable failed\n");
694 695 696 697 698 699 700
			return result;
		}
		result = spi_write_status_register(status & ~0x3c);
		if (result) {
			printf_debug("spi_write_status_register failed\n");
			return result;
		}
701
	}
702
	return 0;
703 704
}

705
int spi_nbyte_read(int address, uint8_t *bytes, int len)
706
{
707 708
	const unsigned char cmd[JEDEC_READ_OUTSIZE] = {
		JEDEC_READ,
709 710 711
		(address >> 16) & 0xff,
		(address >> 8) & 0xff,
		(address >> 0) & 0xff,
712 713 714
	};

	/* Send Read */
715
	return spi_command(sizeof(cmd), len, cmd, bytes);
716 717
}

718 719 720 721
/*
 * Read a complete flash chip.
 * Each page is read separately in chunks with a maximum size of chunksize.
 */
722
int spi_read_chunked(struct flashchip *flash, uint8_t *buf, int start, int len, int chunksize)
723 724
{
	int rc = 0;
725
	int i, j, starthere, lenhere;
726 727 728
	int page_size = flash->page_size;
	int toread;

729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746
	/* Warning: This loop has a very unusual condition and body.
	 * The loop needs to go through each page with at least one affected
	 * byte. The lowest page number is (start / page_size) since that
	 * division rounds down. The highest page number we want is the page
	 * where the last byte of the range lives. That last byte has the
	 * address (start + len - 1), thus the highest page number is
	 * (start + len - 1) / page_size. Since we want to include that last
	 * page as well, the loop condition uses <=.
	 */
	for (i = start / page_size; i <= (start + len - 1) / page_size; i++) {
		/* Byte position of the first byte in the range in this page. */
		/* starthere is an offset to the base address of the chip. */
		starthere = max(start, i * page_size);
		/* Length of bytes in the range in this page. */
		lenhere = min(start + len, (i + 1) * page_size) - starthere;
		for (j = 0; j < lenhere; j += chunksize) {
			toread = min(chunksize, lenhere - j);
			rc = spi_nbyte_read(starthere + j, buf + starthere - start + j, toread);
747 748 749 750 751 752 753 754 755 756
			if (rc)
				break;
		}
		if (rc)
			break;
	}

	return rc;
}

757
int spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len)
758
{
759 760
	switch (spi_controller) {
	case SPI_CONTROLLER_IT87XX:
761
		return it8716f_spi_chip_read(flash, buf, start, len);
762
	case SPI_CONTROLLER_SB600:
763
		return sb600_spi_read(flash, buf, start, len);
764 765 766
	case SPI_CONTROLLER_ICH7:
	case SPI_CONTROLLER_ICH9:
	case SPI_CONTROLLER_VIA:
767
		return ich_spi_read(flash, buf, start, len);
768
	case SPI_CONTROLLER_WBSIO:
769
		return wbsio_spi_read(flash, buf, start, len);
770 771
	case SPI_CONTROLLER_FT2232:
		return ft2232_spi_read(flash, buf, start, len);
772
	default:
773 774 775
		printf_debug
		    ("%s called, but no SPI chipset/strapping detected\n",
		     __FUNCTION__);
776 777
	}

778
	return 1;
779 780
}

781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
/*
 * Program chip using byte programming. (SLOW!)
 * This is for chips which can only handle one byte writes
 * and for chips where memory mapped programming is impossible
 * (e.g. due to size constraints in IT87* for over 512 kB)
 */
int spi_chip_write_1(struct flashchip *flash, uint8_t *buf)
{
	int total_size = 1024 * flash->total_size;
	int i;

	spi_disable_blockprotect();
	for (i = 0; i < total_size; i++) {
		spi_write_enable();
		spi_byte_program(i, buf[i]);
		while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
797
			programmer_delay(10);
798 799 800 801 802 803 804 805 806
	}

	return 0;
}

/*
 * Program chip using page (256 bytes) programming.
 * Some SPI masters can't do this, they use single byte programming instead.
 */
807
int spi_chip_write_256(struct flashchip *flash, uint8_t *buf)
808
{
809 810
	switch (spi_controller) {
	case SPI_CONTROLLER_IT87XX:
811
		return it8716f_spi_chip_write_256(flash, buf);
812
	case SPI_CONTROLLER_SB600:
813
		return sb600_spi_write_1(flash, buf);
814 815 816
	case SPI_CONTROLLER_ICH7:
	case SPI_CONTROLLER_ICH9:
	case SPI_CONTROLLER_VIA:
817
		return ich_spi_write_256(flash, buf);
818
	case SPI_CONTROLLER_WBSIO:
819
		return wbsio_spi_write_1(flash, buf);
820 821
	case SPI_CONTROLLER_FT2232:
		return ft2232_spi_write_256(flash, buf);
822
	default:
823 824 825
		printf_debug
		    ("%s called, but no SPI chipset/strapping detected\n",
		     __FUNCTION__);
826 827
	}

828
	return 1;
829
}
830

831 832 833 834 835 836
uint32_t spi_get_valid_read_addr(void)
{
	/* Need to return BBAR for ICH chipsets. */
	return 0;
}

837 838
int spi_aai_write(struct flashchip *flash, uint8_t *buf)
{
839 840
	uint32_t pos = 2, size = flash->total_size * 1024;
	unsigned char w[6] = {0xad, 0, 0, 0, buf[0], buf[1]};
841 842
	int result;

843 844
	switch (spi_controller) {
	case SPI_CONTROLLER_WBSIO:
845 846
		fprintf(stderr, "%s: impossible with Winbond SPI masters,"
				" degrading to byte program\n", __func__);
847
		return spi_chip_write_1(flash, buf);
848 849
	default:
		break;
850
	}
851 852 853 854
	if (flash->erase(flash)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
855 856 857
	result = spi_write_enable();
	if (result)
		return result;
858 859
	spi_command(6, 0, w, NULL);
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
860
		programmer_delay(5); /* SST25VF040B Tbp is max 10us */
861 862 863 864 865
	while (pos < size) {
		w[1] = buf[pos++];
		w[2] = buf[pos++];
		spi_command(3, 0, w, NULL);
		while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
866
			programmer_delay(5); /* SST25VF040B Tbp is max 10us */
867 868 869 870
	}
	spi_write_disable();
	return 0;
}