spi.c 17.8 KB
Newer Older
1 2 3
/*
 * This file is part of the flashrom project.
 *
4
 * Copyright (C) 2007, 2008 Carl-Daniel Hailfinger
Stefan Reinauer's avatar
Stefan Reinauer committed
5
 * Copyright (C) 2008 coresystems GmbH
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
 */

/*
 * Contains the generic SPI framework
 */

#include <stdio.h>
#include <pci/pci.h>
#include <stdint.h>
#include <string.h>
#include "flash.h"
30
#include "spi.h"
31

32
void spi_prettyprint_status_register(struct flashchip *flash);
33

34 35
int spi_command(unsigned int writecnt, unsigned int readcnt,
		const unsigned char *writearr, unsigned char *readarr)
36
{
37 38
	switch (flashbus) {
	case BUS_TYPE_IT87XX_SPI:
39 40
		return it8716f_spi_command(writecnt, readcnt, writearr,
					   readarr);
41 42 43
	case BUS_TYPE_ICH7_SPI:
	case BUS_TYPE_ICH9_SPI:
	case BUS_TYPE_VIA_SPI:
44
		return ich_spi_command(writecnt, readcnt, writearr, readarr);
45 46
	case BUS_TYPE_SB600_SPI:
		return sb600_spi_command(writecnt, readcnt, writearr, readarr);
Peter Stuge's avatar
Peter Stuge committed
47 48
	case BUS_TYPE_WBSIO_SPI:
		return wbsio_spi_command(writecnt, readcnt, writearr, readarr);
49
	default:
50 51 52
		printf_debug
		    ("%s called, but no SPI chipset/strapping detected\n",
		     __FUNCTION__);
53
	}
54 55 56
	return 1;
}

57
static int spi_rdid(unsigned char *readarr, int bytes)
58
{
59
	const unsigned char cmd[JEDEC_RDID_OUTSIZE] = { JEDEC_RDID };
60

Peter Stuge's avatar
Peter Stuge committed
61
	if (spi_command(sizeof(cmd), bytes, cmd, readarr))
62
		return 1;
63 64
	printf_debug("RDID returned %02x %02x %02x.\n", readarr[0], readarr[1],
		     readarr[2]);
65 66 67
	return 0;
}

68 69 70 71 72 73 74 75 76 77
static int spi_rems(unsigned char *readarr)
{
	const unsigned char cmd[JEDEC_REMS_OUTSIZE] = { JEDEC_REMS, 0, 0, 0 };

	if (spi_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr))
		return 1;
	printf_debug("REMS returned %02x %02x.\n", readarr[0], readarr[1]);
	return 0;
}

78 79
static int spi_res(unsigned char *readarr)
{
80
	const unsigned char cmd[JEDEC_RES_OUTSIZE] = { JEDEC_RES, 0, 0, 0 };
81

Peter Stuge's avatar
Peter Stuge committed
82
	if (spi_command(sizeof(cmd), JEDEC_RES_INSIZE, cmd, readarr))
83 84 85 86 87
		return 1;
	printf_debug("RES returned %02x.\n", readarr[0]);
	return 0;
}

88
int spi_write_enable(void)
89
{
90
	const unsigned char cmd[JEDEC_WREN_OUTSIZE] = { JEDEC_WREN };
91
	int result;
92 93

	/* Send WREN (Write Enable) */
94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
	result = spi_command(sizeof(cmd), 0, cmd, NULL);
	if (result) {
		printf_debug("spi_write_enable failed");
		switch (flashbus) {
		case BUS_TYPE_ICH7_SPI:
		case BUS_TYPE_ICH9_SPI:
		case BUS_TYPE_VIA_SPI:
			printf_debug(" due to SPI master limitation, ignoring"
				     " and hoping it will be run as PREOP\n");
			return 0;
		default:
			printf_debug("\n");
		}
	}
	return result;
109 110
}

111
int spi_write_disable(void)
112
{
113
	const unsigned char cmd[JEDEC_WRDI_OUTSIZE] = { JEDEC_WRDI };
114 115

	/* Send WRDI (Write Disable) */
116
	return spi_command(sizeof(cmd), 0, cmd, NULL);
117 118
}

119
static int probe_spi_rdid_generic(struct flashchip *flash, int bytes)
120
{
121
	unsigned char readarr[4];
122 123
	uint32_t manuf_id;
	uint32_t model_id;
124

125
	if (spi_rdid(readarr, bytes))
126 127 128 129 130 131 132 133 134 135 136
		return 0;

	if (!oddparity(readarr[0]))
		printf_debug("RDID byte 0 parity violation.\n");

	/* Check if this is a continuation vendor ID */
	if (readarr[0] == 0x7f) {
		if (!oddparity(readarr[1]))
			printf_debug("RDID byte 1 parity violation.\n");
		manuf_id = (readarr[0] << 8) | readarr[1];
		model_id = readarr[2];
137 138 139 140
		if (bytes > 3) {
			model_id <<= 8;
			model_id |= readarr[3];
		}
141 142 143 144 145
	} else {
		manuf_id = readarr[0];
		model_id = (readarr[1] << 8) | readarr[2];
	}

146
	printf_debug("%s: id1 0x%02x, id2 0x%02x\n", __FUNCTION__, manuf_id,
147
		     model_id);
148

149
	if (manuf_id == flash->manufacture_id && model_id == flash->model_id) {
150 151 152 153 154 155
		/* Print the status register to tell the
		 * user about possible write protection.
		 */
		spi_prettyprint_status_register(flash);

		return 1;
156 157
	}

158 159 160 161 162
	/* Test if this is a pure vendor match. */
	if (manuf_id == flash->manufacture_id &&
	    GENERIC_DEVICE_ID == flash->model_id)
		return 1;

163 164 165
	return 0;
}

166 167
int probe_spi_rdid(struct flashchip *flash)
{
168 169 170 171
	return probe_spi_rdid_generic(flash, 3);
}

/* support 4 bytes flash ID */
172 173
int probe_spi_rdid4(struct flashchip *flash)
{
174
	/* only some SPI chipsets support 4 bytes commands */
175 176 177 178
	switch (flashbus) {
	case BUS_TYPE_ICH7_SPI:
	case BUS_TYPE_ICH9_SPI:
	case BUS_TYPE_VIA_SPI:
179
	case BUS_TYPE_SB600_SPI:
Peter Stuge's avatar
Peter Stuge committed
180
	case BUS_TYPE_WBSIO_SPI:
181 182 183 184 185 186
		return probe_spi_rdid_generic(flash, 4);
	default:
		printf_debug("4b ID not supported on this SPI controller\n");
	}

	return 0;
187 188
}

189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
int probe_spi_rems(struct flashchip *flash)
{
	unsigned char readarr[JEDEC_REMS_INSIZE];
	uint32_t manuf_id, model_id;

	if (spi_rems(readarr))
		return 0;

	manuf_id = readarr[0];
	model_id = readarr[1];

	printf_debug("%s: id1 0x%x, id2 0x%x\n", __FUNCTION__, manuf_id,
		     model_id);

	if (manuf_id == flash->manufacture_id && model_id == flash->model_id) {
		/* Print the status register to tell the
		 * user about possible write protection.
		 */
		spi_prettyprint_status_register(flash);

		return 1;
	}

	/* Test if this is a pure vendor match. */
	if (manuf_id == flash->manufacture_id &&
	    GENERIC_DEVICE_ID == flash->model_id)
		return 1;

	return 0;
}

220 221 222 223
int probe_spi_res(struct flashchip *flash)
{
	unsigned char readarr[3];
	uint32_t model_id;
224

225 226 227 228 229
	/* Check if RDID was successful and did not return 0xff 0xff 0xff.
	 * In that case, RES is pointless.
	 */
	if (!spi_rdid(readarr, 3) && ((readarr[0] != 0xff) ||
	    (readarr[1] != 0xff) || (readarr[2] != 0xff)))
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
		return 0;

	if (spi_res(readarr))
		return 0;

	model_id = readarr[0];
	printf_debug("%s: id 0x%x\n", __FUNCTION__, model_id);
	if (model_id != flash->model_id)
		return 0;

	/* Print the status register to tell the
	 * user about possible write protection.
	 */
	spi_prettyprint_status_register(flash);
	return 1;
245 246
}

247
uint8_t spi_read_status_register(void)
248
{
249
	const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { JEDEC_RDSR };
Peter Stuge's avatar
Peter Stuge committed
250
	unsigned char readarr[2]; /* JEDEC_RDSR_INSIZE=1 but wbsio needs 2 */
251 252

	/* Read Status Register */
253 254 255 256 257 258 259
	if (flashbus == BUS_TYPE_SB600_SPI) {
		/* SB600 uses a different way to read status register. */
		return sb600_read_status_register();
	} else {
		spi_command(sizeof(cmd), sizeof(readarr), cmd, readarr);
	}

260 261 262
	return readarr[0];
}

263
/* Prettyprint the status register. Common definitions. */
264
void spi_prettyprint_status_register_common(uint8_t status)
265
{
266
	printf_debug("Chip status register: Bit 5 / Block Protect 3 (BP3) is "
267
		     "%sset\n", (status & (1 << 5)) ? "" : "not ");
268
	printf_debug("Chip status register: Bit 4 / Block Protect 2 (BP2) is "
269
		     "%sset\n", (status & (1 << 4)) ? "" : "not ");
270
	printf_debug("Chip status register: Bit 3 / Block Protect 1 (BP1) is "
271
		     "%sset\n", (status & (1 << 3)) ? "" : "not ");
272
	printf_debug("Chip status register: Bit 2 / Block Protect 0 (BP0) is "
273
		     "%sset\n", (status & (1 << 2)) ? "" : "not ");
274
	printf_debug("Chip status register: Write Enable Latch (WEL) is "
275
		     "%sset\n", (status & (1 << 1)) ? "" : "not ");
276
	printf_debug("Chip status register: Write In Progress (WIP/BUSY) is "
277
		     "%sset\n", (status & (1 << 0)) ? "" : "not ");
278 279
}

280 281 282 283 284 285 286
/* Prettyprint the status register. Works for
 * ST M25P series
 * MX MX25L series
 */
void spi_prettyprint_status_register_st_m25p(uint8_t status)
{
	printf_debug("Chip status register: Status Register Write Disable "
287
		     "(SRWD) is %sset\n", (status & (1 << 7)) ? "" : "not ");
288
	printf_debug("Chip status register: Bit 6 is "
289
		     "%sset\n", (status & (1 << 6)) ? "" : "not ");
290 291 292
	spi_prettyprint_status_register_common(status);
}

293 294 295 296 297 298 299 300 301
void spi_prettyprint_status_register_sst25(uint8_t status)
{
	printf_debug("Chip status register: Block Protect Write Disable "
		     "(BPL) is %sset\n", (status & (1 << 7)) ? "" : "not ");
	printf_debug("Chip status register: Auto Address Increment Programming "
		     "(AAI) is %sset\n", (status & (1 << 6)) ? "" : "not ");
	spi_prettyprint_status_register_common(status);
}

302 303 304 305 306
/* Prettyprint the status register. Works for
 * SST 25VF016
 */
void spi_prettyprint_status_register_sst25vf016(uint8_t status)
{
307
	const char *bpt[] = {
308 309 310 311 312 313
		"none",
		"1F0000H-1FFFFFH",
		"1E0000H-1FFFFFH",
		"1C0000H-1FFFFFH",
		"180000H-1FFFFFH",
		"100000H-1FFFFFH",
314
		"all", "all"
315
	};
316
	spi_prettyprint_status_register_sst25(status);
317
	printf_debug("Resulting block protection : %s\n",
318
		     bpt[(status & 0x1c) >> 2]);
319 320
}

321 322 323 324 325 326 327 328 329
void spi_prettyprint_status_register_sst25vf040b(uint8_t status)
{
	const char *bpt[] = {
		"none",
		"0x70000-0x7ffff",
		"0x60000-0x7ffff",
		"0x40000-0x7ffff",
		"all blocks", "all blocks", "all blocks", "all blocks"
	};
330
	spi_prettyprint_status_register_sst25(status);
331
	printf_debug("Resulting block protection : %s\n",
332
		bpt[(status & 0x1c) >> 2]);
333 334
}

335
void spi_prettyprint_status_register(struct flashchip *flash)
336 337 338
{
	uint8_t status;

339
	status = spi_read_status_register();
340 341 342
	printf_debug("Chip status register is %02x\n", status);
	switch (flash->manufacture_id) {
	case ST_ID:
343 344 345 346
		if (((flash->model_id & 0xff00) == 0x2000) ||
		    ((flash->model_id & 0xff00) == 0x2500))
			spi_prettyprint_status_register_st_m25p(status);
		break;
347 348
	case MX_ID:
		if ((flash->model_id & 0xff00) == 0x2000)
349 350 351
			spi_prettyprint_status_register_st_m25p(status);
		break;
	case SST_ID:
352 353
		switch (flash->model_id) {
		case 0x2541:
354
			spi_prettyprint_status_register_sst25vf016(status);
355 356 357 358 359
			break;
		case 0x8d:
		case 0x258d:
			spi_prettyprint_status_register_sst25vf040b(status);
			break;
360 361 362
		case 0x258e:
			spi_prettyprint_status_register_sst25(status);
			break;
363
		}
364 365 366
		break;
	}
}
367

368 369 370
int spi_chip_erase_60(struct flashchip *flash)
{
	const unsigned char cmd[JEDEC_CE_60_OUTSIZE] = {JEDEC_CE_60};
371
	int result;
372
	
373 374 375 376 377 378
	result = spi_disable_blockprotect();
	if (result) {
		printf_debug("spi_disable_blockprotect failed\n");
		return result;
	}
	result = spi_write_enable();
379
	if (result)
380
		return result;
381
	/* Send CE (Chip Erase) */
382 383 384 385 386
	result = spi_command(sizeof(cmd), 0, cmd, NULL);
	if (result) {
		printf_debug("spi_chip_erase_60 failed sending erase\n");
		return result;
	}
387 388 389
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 1-85 s, so wait in 1 s steps.
	 */
390
	/* FIXME: We assume spi_read_status_register will never fail. */
391 392 393 394 395
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
		sleep(1);
	return 0;
}

396
int spi_chip_erase_c7(struct flashchip *flash)
397
{
398
	const unsigned char cmd[JEDEC_CE_C7_OUTSIZE] = { JEDEC_CE_C7 };
399
	int result;
400

401 402 403 404 405 406
	result = spi_disable_blockprotect();
	if (result) {
		printf_debug("spi_disable_blockprotect failed\n");
		return result;
	}
	result = spi_write_enable();
407
	if (result)
408
		return result;
409
	/* Send CE (Chip Erase) */
410 411 412 413 414
	result = spi_command(sizeof(cmd), 0, cmd, NULL);
	if (result) {
		printf_debug("spi_chip_erase_60 failed sending erase\n");
		return result;
	}
415 416 417
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 1-85 s, so wait in 1 s steps.
	 */
418
	/* FIXME: We assume spi_read_status_register will never fail. */
419
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
420 421 422 423
		sleep(1);
	return 0;
}

424 425 426 427 428 429 430 431 432 433 434
int spi_chip_erase_60_c7(struct flashchip *flash)
{
	int result;
	result = spi_chip_erase_60(flash);
	if (result) {
		printf_debug("spi_chip_erase_60 failed, trying c7\n");
		result = spi_chip_erase_c7(flash);
	}
	return result;
}

435 436 437
int spi_block_erase_52(const struct flashchip *flash, unsigned long addr)
{
	unsigned char cmd[JEDEC_BE_52_OUTSIZE] = {JEDEC_BE_52};
438
	int result;
439 440 441 442

	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);
443 444 445
	result = spi_write_enable();
	if (result)
		return result;
446 447 448 449 450 451 452 453 454 455
	/* Send BE (Block Erase) */
	spi_command(sizeof(cmd), 0, cmd, NULL);
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 100-4000 ms, so wait in 100 ms steps.
	 */
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
		usleep(100 * 1000);
	return 0;
}

456 457 458 459 460
/* Block size is usually
 * 64k for Macronix
 * 32k for SST
 * 4-32k non-uniform for EON
 */
461
int spi_block_erase_d8(const struct flashchip *flash, unsigned long addr)
462
{
463
	unsigned char cmd[JEDEC_BE_D8_OUTSIZE] = { JEDEC_BE_D8 };
464
	int result;
465 466 467 468

	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);
469 470 471
	result = spi_write_enable();
	if (result)
		return result;
472
	/* Send BE (Block Erase) */
Peter Stuge's avatar
Peter Stuge committed
473
	spi_command(sizeof(cmd), 0, cmd, NULL);
474 475 476
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 100-4000 ms, so wait in 100 ms steps.
	 */
477
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
478 479 480 481
		usleep(100 * 1000);
	return 0;
}

482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
int spi_chip_erase_d8(struct flashchip *flash)
{
	int i, rc = 0;
	int total_size = flash->total_size * 1024;
	int erase_size = 64 * 1024;

	spi_disable_blockprotect();

	printf("Erasing chip: \n");

	for (i = 0; i < total_size / erase_size; i++) {
		rc = spi_block_erase_d8(flash, i * erase_size);
		if (rc) {
			printf("Error erasing block at 0x%x\n", i);
			break;
		}
	}

	printf("\n");

	return rc;
}

505
/* Sector size is usually 4k, though Macronix eliteflash has 64k */
506
int spi_sector_erase(const struct flashchip *flash, unsigned long addr)
507
{
508
	unsigned char cmd[JEDEC_SE_OUTSIZE] = { JEDEC_SE };
509 510
	int result;
	
511 512 513 514
	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);

515 516 517
	result = spi_write_enable();
	if (result)
		return result;
518
	/* Send SE (Sector Erase) */
Peter Stuge's avatar
Peter Stuge committed
519
	spi_command(sizeof(cmd), 0, cmd, NULL);
520 521 522
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 15-800 ms, so wait in 10 ms steps.
	 */
523
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
524 525 526 527
		usleep(10 * 1000);
	return 0;
}

528
int spi_write_status_enable(void)
529 530 531 532 533 534 535
{
	const unsigned char cmd[JEDEC_EWSR_OUTSIZE] = { JEDEC_EWSR };

	/* Send EWSR (Enable Write Status Register). */
	return spi_command(JEDEC_EWSR_OUTSIZE, JEDEC_EWSR_INSIZE, cmd, NULL);
}

536 537 538 539
/*
 * This is according the SST25VF016 datasheet, who knows it is more
 * generic that this...
 */
540
int spi_write_status_register(int status)
541
{
542 543
	const unsigned char cmd[JEDEC_WRSR_OUTSIZE] =
	    { JEDEC_WRSR, (unsigned char)status };
544 545

	/* Send WRSR (Write Status Register) */
546
	return spi_command(sizeof(cmd), 0, cmd, NULL);
547 548 549 550
}

void spi_byte_program(int address, uint8_t byte)
{
551 552 553 554 555
	const unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE] = {
		JEDEC_BYTE_PROGRAM,
		(address >> 16) & 0xff,
		(address >> 8) & 0xff,
		(address >> 0) & 0xff,
556 557 558 559
		byte
	};

	/* Send Byte-Program */
Peter Stuge's avatar
Peter Stuge committed
560
	spi_command(sizeof(cmd), 0, cmd, NULL);
561 562
}

563
int spi_disable_blockprotect(void)
564 565
{
	uint8_t status;
566
	int result;
567

568
	status = spi_read_status_register();
569 570 571
	/* If there is block protection in effect, unprotect it first. */
	if ((status & 0x3c) != 0) {
		printf_debug("Some block protection in effect, disabling\n");
572
		result = spi_write_status_enable();
573
		if (result) {
574
			printf_debug("spi_write_status_enable failed\n");
575 576 577 578 579 580 581
			return result;
		}
		result = spi_write_status_register(status & ~0x3c);
		if (result) {
			printf_debug("spi_write_status_register failed\n");
			return result;
		}
582
	}
583
	return 0;
584 585
}

586
int spi_nbyte_read(int address, uint8_t *bytes, int len)
587
{
588 589
	const unsigned char cmd[JEDEC_READ_OUTSIZE] = {
		JEDEC_READ,
590 591 592
		(address >> 16) & 0xff,
		(address >> 8) & 0xff,
		(address >> 0) & 0xff,
593 594 595
	};

	/* Send Read */
596
	return spi_command(sizeof(cmd), len, cmd, bytes);
597 598
}

599
int spi_chip_read(struct flashchip *flash, uint8_t *buf)
600
{
601 602
	switch (flashbus) {
	case BUS_TYPE_IT87XX_SPI:
603
		return it8716f_spi_chip_read(flash, buf);
604 605
	case BUS_TYPE_SB600_SPI:
		return sb600_spi_read(flash, buf);
606 607 608
	case BUS_TYPE_ICH7_SPI:
	case BUS_TYPE_ICH9_SPI:
	case BUS_TYPE_VIA_SPI:
609
		return ich_spi_read(flash, buf);
Peter Stuge's avatar
Peter Stuge committed
610 611
	case BUS_TYPE_WBSIO_SPI:
		return wbsio_spi_read(flash, buf);
612
	default:
613 614 615
		printf_debug
		    ("%s called, but no SPI chipset/strapping detected\n",
		     __FUNCTION__);
616 617
	}

618
	return 1;
619 620
}

621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
/*
 * Program chip using byte programming. (SLOW!)
 * This is for chips which can only handle one byte writes
 * and for chips where memory mapped programming is impossible
 * (e.g. due to size constraints in IT87* for over 512 kB)
 */
int spi_chip_write_1(struct flashchip *flash, uint8_t *buf)
{
	int total_size = 1024 * flash->total_size;
	int i;

	spi_disable_blockprotect();
	for (i = 0; i < total_size; i++) {
		spi_write_enable();
		spi_byte_program(i, buf[i]);
		while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
			myusec_delay(10);
	}

	return 0;
}

/*
 * Program chip using page (256 bytes) programming.
 * Some SPI masters can't do this, they use single byte programming instead.
 */
647
int spi_chip_write_256(struct flashchip *flash, uint8_t *buf)
648
{
649 650
	switch (flashbus) {
	case BUS_TYPE_IT87XX_SPI:
651
		return it8716f_spi_chip_write_256(flash, buf);
652
	case BUS_TYPE_SB600_SPI:
653
		return sb600_spi_write_1(flash, buf);
654 655 656
	case BUS_TYPE_ICH7_SPI:
	case BUS_TYPE_ICH9_SPI:
	case BUS_TYPE_VIA_SPI:
657
		return ich_spi_write_256(flash, buf);
Peter Stuge's avatar
Peter Stuge committed
658
	case BUS_TYPE_WBSIO_SPI:
659
		return wbsio_spi_write_1(flash, buf);
660
	default:
661 662 663
		printf_debug
		    ("%s called, but no SPI chipset/strapping detected\n",
		     __FUNCTION__);
664 665
	}

666
	return 1;
667
}
668

669 670
int spi_aai_write(struct flashchip *flash, uint8_t *buf)
{
671 672
	uint32_t pos = 2, size = flash->total_size * 1024;
	unsigned char w[6] = {0xad, 0, 0, 0, buf[0], buf[1]};
673 674
	int result;

675
	switch (flashbus) {
676 677 678
	case BUS_TYPE_WBSIO_SPI:
		fprintf(stderr, "%s: impossible with Winbond SPI masters,"
				" degrading to byte program\n", __func__);
679
		return spi_chip_write_1(flash, buf);
680 681
	default:
		break;
682 683
	}
	flash->erase(flash);
684 685 686
	result = spi_write_enable();
	if (result)
		return result;
687 688 689 690 691 692 693 694 695 696 697 698 699
	spi_command(6, 0, w, NULL);
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
		myusec_delay(5); /* SST25VF040B Tbp is max 10us */
	while (pos < size) {
		w[1] = buf[pos++];
		w[2] = buf[pos++];
		spi_command(3, 0, w, NULL);
		while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
			myusec_delay(5); /* SST25VF040B Tbp is max 10us */
	}
	spi_write_disable();
	return 0;
}