spi.c 20.4 KB
Newer Older
1 2 3
/*
 * This file is part of the flashrom project.
 *
4
 * Copyright (C) 2007, 2008 Carl-Daniel Hailfinger
Stefan Reinauer's avatar
Stefan Reinauer committed
5
 * Copyright (C) 2008 coresystems GmbH
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
 */

/*
 * Contains the generic SPI framework
 */

#include <string.h>
#include "flash.h"
27
#include "spi.h"
28

29 30 31
enum spi_controller spi_controller = SPI_CONTROLLER_NONE;
void *spibar = NULL;

32
void spi_prettyprint_status_register(struct flashchip *flash);
33

34 35
int spi_command(unsigned int writecnt, unsigned int readcnt,
		const unsigned char *writearr, unsigned char *readarr)
36
{
37 38
	switch (spi_controller) {
	case SPI_CONTROLLER_IT87XX:
39 40
		return it8716f_spi_command(writecnt, readcnt, writearr,
					   readarr);
41 42 43
	case SPI_CONTROLLER_ICH7:
	case SPI_CONTROLLER_ICH9:
	case SPI_CONTROLLER_VIA:
44
		return ich_spi_command(writecnt, readcnt, writearr, readarr);
45
	case SPI_CONTROLLER_SB600:
46
		return sb600_spi_command(writecnt, readcnt, writearr, readarr);
47
	case SPI_CONTROLLER_WBSIO:
Peter Stuge's avatar
Peter Stuge committed
48
		return wbsio_spi_command(writecnt, readcnt, writearr, readarr);
49
	case SPI_CONTROLLER_DUMMY:
50
		return dummy_spi_command(writecnt, readcnt, writearr, readarr);
51
	default:
52 53 54
		printf_debug
		    ("%s called, but no SPI chipset/strapping detected\n",
		     __FUNCTION__);
55
	}
56 57 58
	return 1;
}

59
static int spi_rdid(unsigned char *readarr, int bytes)
60
{
61
	const unsigned char cmd[JEDEC_RDID_OUTSIZE] = { JEDEC_RDID };
62
	int ret;
63
	int i;
64

65 66 67
	ret = spi_command(sizeof(cmd), bytes, cmd, readarr);
	if (ret)
		return ret;
68 69 70 71
	printf_debug("RDID returned");
	for (i = 0; i < bytes; i++)
		printf_debug(" 0x%02x", readarr[i]);
	printf_debug("\n");
72 73 74
	return 0;
}

75 76
static int spi_rems(unsigned char *readarr)
{
77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
	unsigned char cmd[JEDEC_REMS_OUTSIZE] = { JEDEC_REMS, 0, 0, 0 };
	uint32_t readaddr;
	int ret;

	ret = spi_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
	if (ret == SPI_INVALID_ADDRESS) {
		/* Find the lowest even address allowed for reads. */
		readaddr = (spi_get_valid_read_addr() + 1) & ~1;
		cmd[1] = (readaddr >> 16) & 0xff,
		cmd[2] = (readaddr >> 8) & 0xff,
		cmd[3] = (readaddr >> 0) & 0xff,
		ret = spi_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
	}
	if (ret)
		return ret;
92 93 94 95
	printf_debug("REMS returned %02x %02x.\n", readarr[0], readarr[1]);
	return 0;
}

96 97
static int spi_res(unsigned char *readarr)
{
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
	unsigned char cmd[JEDEC_RES_OUTSIZE] = { JEDEC_RES, 0, 0, 0 };
	uint32_t readaddr;
	int ret;

	ret = spi_command(sizeof(cmd), JEDEC_RES_INSIZE, cmd, readarr);
	if (ret == SPI_INVALID_ADDRESS) {
		/* Find the lowest even address allowed for reads. */
		readaddr = (spi_get_valid_read_addr() + 1) & ~1;
		cmd[1] = (readaddr >> 16) & 0xff,
		cmd[2] = (readaddr >> 8) & 0xff,
		cmd[3] = (readaddr >> 0) & 0xff,
		ret = spi_command(sizeof(cmd), JEDEC_RES_INSIZE, cmd, readarr);
	}
	if (ret)
		return ret;
113 114 115 116
	printf_debug("RES returned %02x.\n", readarr[0]);
	return 0;
}

117
int spi_write_enable(void)
118
{
119
	const unsigned char cmd[JEDEC_WREN_OUTSIZE] = { JEDEC_WREN };
120
	int result;
121 122

	/* Send WREN (Write Enable) */
123
	result = spi_command(sizeof(cmd), 0, cmd, NULL);
124 125 126 127

	if (result)
		printf_debug("%s failed", __func__);
	if (result == SPI_INVALID_OPCODE) {
128 129 130 131
		switch (spi_controller) {
		case SPI_CONTROLLER_ICH7:
		case SPI_CONTROLLER_ICH9:
		case SPI_CONTROLLER_VIA:
132 133 134 135
			printf_debug(" due to SPI master limitation, ignoring"
				     " and hoping it will be run as PREOP\n");
			return 0;
		default:
136
			break;
137 138
		}
	}
139 140 141
	if (result)
		printf_debug("\n");

142
	return result;
143 144
}

145
int spi_write_disable(void)
146
{
147
	const unsigned char cmd[JEDEC_WRDI_OUTSIZE] = { JEDEC_WRDI };
148 149

	/* Send WRDI (Write Disable) */
150
	return spi_command(sizeof(cmd), 0, cmd, NULL);
151 152
}

153
static int probe_spi_rdid_generic(struct flashchip *flash, int bytes)
154
{
155
	unsigned char readarr[4];
156 157
	uint32_t id1;
	uint32_t id2;
158

159
	if (spi_rdid(readarr, bytes))
160 161 162 163 164 165 166 167 168
		return 0;

	if (!oddparity(readarr[0]))
		printf_debug("RDID byte 0 parity violation.\n");

	/* Check if this is a continuation vendor ID */
	if (readarr[0] == 0x7f) {
		if (!oddparity(readarr[1]))
			printf_debug("RDID byte 1 parity violation.\n");
169 170
		id1 = (readarr[0] << 8) | readarr[1];
		id2 = readarr[2];
171
		if (bytes > 3) {
172 173
			id2 <<= 8;
			id2 |= readarr[3];
174
		}
175
	} else {
176 177
		id1 = readarr[0];
		id2 = (readarr[1] << 8) | readarr[2];
178 179
	}

180
	printf_debug("%s: id1 0x%02x, id2 0x%02x\n", __FUNCTION__, id1, id2);
181

182
	if (id1 == flash->manufacture_id && id2 == flash->model_id) {
183 184 185 186 187 188
		/* Print the status register to tell the
		 * user about possible write protection.
		 */
		spi_prettyprint_status_register(flash);

		return 1;
189 190
	}

191
	/* Test if this is a pure vendor match. */
192
	if (id1 == flash->manufacture_id &&
193 194 195
	    GENERIC_DEVICE_ID == flash->model_id)
		return 1;

196 197 198
	return 0;
}

199 200
int probe_spi_rdid(struct flashchip *flash)
{
201 202 203 204
	return probe_spi_rdid_generic(flash, 3);
}

/* support 4 bytes flash ID */
205 206
int probe_spi_rdid4(struct flashchip *flash)
{
207
	/* only some SPI chipsets support 4 bytes commands */
208 209 210 211 212 213 214
	switch (spi_controller) {
	case SPI_CONTROLLER_ICH7:
	case SPI_CONTROLLER_ICH9:
	case SPI_CONTROLLER_VIA:
	case SPI_CONTROLLER_SB600:
	case SPI_CONTROLLER_WBSIO:
	case SPI_CONTROLLER_DUMMY:
215 216 217 218 219 220
		return probe_spi_rdid_generic(flash, 4);
	default:
		printf_debug("4b ID not supported on this SPI controller\n");
	}

	return 0;
221 222
}

223 224 225
int probe_spi_rems(struct flashchip *flash)
{
	unsigned char readarr[JEDEC_REMS_INSIZE];
226
	uint32_t id1, id2;
227 228 229 230

	if (spi_rems(readarr))
		return 0;

231 232
	id1 = readarr[0];
	id2 = readarr[1];
233

234
	printf_debug("%s: id1 0x%x, id2 0x%x\n", __FUNCTION__, id1, id2);
235

236
	if (id1 == flash->manufacture_id && id2 == flash->model_id) {
237 238 239 240 241 242 243 244 245
		/* Print the status register to tell the
		 * user about possible write protection.
		 */
		spi_prettyprint_status_register(flash);

		return 1;
	}

	/* Test if this is a pure vendor match. */
246
	if (id1 == flash->manufacture_id &&
247 248 249 250 251 252
	    GENERIC_DEVICE_ID == flash->model_id)
		return 1;

	return 0;
}

253 254 255
int probe_spi_res(struct flashchip *flash)
{
	unsigned char readarr[3];
256
	uint32_t id2;
257

258 259 260 261 262
	/* Check if RDID was successful and did not return 0xff 0xff 0xff.
	 * In that case, RES is pointless.
	 */
	if (!spi_rdid(readarr, 3) && ((readarr[0] != 0xff) ||
	    (readarr[1] != 0xff) || (readarr[2] != 0xff)))
263 264 265 266 267
		return 0;

	if (spi_res(readarr))
		return 0;

268 269 270
	id2 = readarr[0];
	printf_debug("%s: id 0x%x\n", __FUNCTION__, id2);
	if (id2 != flash->model_id)
271 272 273 274 275 276 277
		return 0;

	/* Print the status register to tell the
	 * user about possible write protection.
	 */
	spi_prettyprint_status_register(flash);
	return 1;
278 279
}

280
uint8_t spi_read_status_register(void)
281
{
282
	const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { JEDEC_RDSR };
Peter Stuge's avatar
Peter Stuge committed
283
	unsigned char readarr[2]; /* JEDEC_RDSR_INSIZE=1 but wbsio needs 2 */
284
	int ret;
285 286

	/* Read Status Register */
287
	if (spi_controller == SPI_CONTROLLER_SB600) {
288 289 290
		/* SB600 uses a different way to read status register. */
		return sb600_read_status_register();
	} else {
291 292 293
		ret = spi_command(sizeof(cmd), sizeof(readarr), cmd, readarr);
		if (ret)
			printf_debug("RDSR failed!\n");
294 295
	}

296 297 298
	return readarr[0];
}

299
/* Prettyprint the status register. Common definitions. */
300
void spi_prettyprint_status_register_common(uint8_t status)
301
{
302
	printf_debug("Chip status register: Bit 5 / Block Protect 3 (BP3) is "
303
		     "%sset\n", (status & (1 << 5)) ? "" : "not ");
304
	printf_debug("Chip status register: Bit 4 / Block Protect 2 (BP2) is "
305
		     "%sset\n", (status & (1 << 4)) ? "" : "not ");
306
	printf_debug("Chip status register: Bit 3 / Block Protect 1 (BP1) is "
307
		     "%sset\n", (status & (1 << 3)) ? "" : "not ");
308
	printf_debug("Chip status register: Bit 2 / Block Protect 0 (BP0) is "
309
		     "%sset\n", (status & (1 << 2)) ? "" : "not ");
310
	printf_debug("Chip status register: Write Enable Latch (WEL) is "
311
		     "%sset\n", (status & (1 << 1)) ? "" : "not ");
312
	printf_debug("Chip status register: Write In Progress (WIP/BUSY) is "
313
		     "%sset\n", (status & (1 << 0)) ? "" : "not ");
314 315
}

316 317 318 319 320 321 322
/* Prettyprint the status register. Works for
 * ST M25P series
 * MX MX25L series
 */
void spi_prettyprint_status_register_st_m25p(uint8_t status)
{
	printf_debug("Chip status register: Status Register Write Disable "
323
		     "(SRWD) is %sset\n", (status & (1 << 7)) ? "" : "not ");
324
	printf_debug("Chip status register: Bit 6 is "
325
		     "%sset\n", (status & (1 << 6)) ? "" : "not ");
326 327 328
	spi_prettyprint_status_register_common(status);
}

329 330 331 332 333 334 335 336 337
void spi_prettyprint_status_register_sst25(uint8_t status)
{
	printf_debug("Chip status register: Block Protect Write Disable "
		     "(BPL) is %sset\n", (status & (1 << 7)) ? "" : "not ");
	printf_debug("Chip status register: Auto Address Increment Programming "
		     "(AAI) is %sset\n", (status & (1 << 6)) ? "" : "not ");
	spi_prettyprint_status_register_common(status);
}

338 339 340 341 342
/* Prettyprint the status register. Works for
 * SST 25VF016
 */
void spi_prettyprint_status_register_sst25vf016(uint8_t status)
{
343
	const char *bpt[] = {
344 345 346 347 348 349
		"none",
		"1F0000H-1FFFFFH",
		"1E0000H-1FFFFFH",
		"1C0000H-1FFFFFH",
		"180000H-1FFFFFH",
		"100000H-1FFFFFH",
350
		"all", "all"
351
	};
352
	spi_prettyprint_status_register_sst25(status);
353
	printf_debug("Resulting block protection : %s\n",
354
		     bpt[(status & 0x1c) >> 2]);
355 356
}

357 358 359 360 361 362 363 364 365
void spi_prettyprint_status_register_sst25vf040b(uint8_t status)
{
	const char *bpt[] = {
		"none",
		"0x70000-0x7ffff",
		"0x60000-0x7ffff",
		"0x40000-0x7ffff",
		"all blocks", "all blocks", "all blocks", "all blocks"
	};
366
	spi_prettyprint_status_register_sst25(status);
367
	printf_debug("Resulting block protection : %s\n",
368
		bpt[(status & 0x1c) >> 2]);
369 370
}

371
void spi_prettyprint_status_register(struct flashchip *flash)
372 373 374
{
	uint8_t status;

375
	status = spi_read_status_register();
376 377 378
	printf_debug("Chip status register is %02x\n", status);
	switch (flash->manufacture_id) {
	case ST_ID:
379 380 381 382
		if (((flash->model_id & 0xff00) == 0x2000) ||
		    ((flash->model_id & 0xff00) == 0x2500))
			spi_prettyprint_status_register_st_m25p(status);
		break;
383 384
	case MX_ID:
		if ((flash->model_id & 0xff00) == 0x2000)
385 386 387
			spi_prettyprint_status_register_st_m25p(status);
		break;
	case SST_ID:
388 389
		switch (flash->model_id) {
		case 0x2541:
390
			spi_prettyprint_status_register_sst25vf016(status);
391 392 393 394 395
			break;
		case 0x8d:
		case 0x258d:
			spi_prettyprint_status_register_sst25vf040b(status);
			break;
396
		default:
397 398
			spi_prettyprint_status_register_sst25(status);
			break;
399
		}
400 401 402
		break;
	}
}
403

404 405 406
int spi_chip_erase_60(struct flashchip *flash)
{
	const unsigned char cmd[JEDEC_CE_60_OUTSIZE] = {JEDEC_CE_60};
407
	int result;
408
	
409 410 411 412 413 414
	result = spi_disable_blockprotect();
	if (result) {
		printf_debug("spi_disable_blockprotect failed\n");
		return result;
	}
	result = spi_write_enable();
415
	if (result)
416
		return result;
417
	/* Send CE (Chip Erase) */
418 419 420 421 422
	result = spi_command(sizeof(cmd), 0, cmd, NULL);
	if (result) {
		printf_debug("spi_chip_erase_60 failed sending erase\n");
		return result;
	}
423 424 425
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 1-85 s, so wait in 1 s steps.
	 */
426
	/* FIXME: We assume spi_read_status_register will never fail. */
427
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
428
		programmer_delay(1000 * 1000);
429 430 431
	return 0;
}

432
int spi_chip_erase_c7(struct flashchip *flash)
433
{
434
	const unsigned char cmd[JEDEC_CE_C7_OUTSIZE] = { JEDEC_CE_C7 };
435
	int result;
436

437 438 439 440 441 442
	result = spi_disable_blockprotect();
	if (result) {
		printf_debug("spi_disable_blockprotect failed\n");
		return result;
	}
	result = spi_write_enable();
443
	if (result)
444
		return result;
445
	/* Send CE (Chip Erase) */
446 447 448 449 450
	result = spi_command(sizeof(cmd), 0, cmd, NULL);
	if (result) {
		printf_debug("spi_chip_erase_60 failed sending erase\n");
		return result;
	}
451 452 453
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 1-85 s, so wait in 1 s steps.
	 */
454
	/* FIXME: We assume spi_read_status_register will never fail. */
455
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
456
		programmer_delay(1000 * 1000);
457 458 459
	return 0;
}

460 461 462 463 464 465 466 467 468 469 470
int spi_chip_erase_60_c7(struct flashchip *flash)
{
	int result;
	result = spi_chip_erase_60(flash);
	if (result) {
		printf_debug("spi_chip_erase_60 failed, trying c7\n");
		result = spi_chip_erase_c7(flash);
	}
	return result;
}

471 472 473
int spi_block_erase_52(const struct flashchip *flash, unsigned long addr)
{
	unsigned char cmd[JEDEC_BE_52_OUTSIZE] = {JEDEC_BE_52};
474
	int result;
475 476 477 478

	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);
479 480 481
	result = spi_write_enable();
	if (result)
		return result;
482 483 484 485 486 487
	/* Send BE (Block Erase) */
	spi_command(sizeof(cmd), 0, cmd, NULL);
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 100-4000 ms, so wait in 100 ms steps.
	 */
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
488
		programmer_delay(100 * 1000);
489 490 491
	return 0;
}

492 493 494 495 496
/* Block size is usually
 * 64k for Macronix
 * 32k for SST
 * 4-32k non-uniform for EON
 */
497
int spi_block_erase_d8(const struct flashchip *flash, unsigned long addr)
498
{
499
	unsigned char cmd[JEDEC_BE_D8_OUTSIZE] = { JEDEC_BE_D8 };
500
	int result;
501 502 503 504

	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);
505 506 507
	result = spi_write_enable();
	if (result)
		return result;
508
	/* Send BE (Block Erase) */
Peter Stuge's avatar
Peter Stuge committed
509
	spi_command(sizeof(cmd), 0, cmd, NULL);
510 511 512
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 100-4000 ms, so wait in 100 ms steps.
	 */
513
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
514
		programmer_delay(100 * 1000);
515 516 517
	return 0;
}

518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
int spi_chip_erase_d8(struct flashchip *flash)
{
	int i, rc = 0;
	int total_size = flash->total_size * 1024;
	int erase_size = 64 * 1024;

	spi_disable_blockprotect();

	printf("Erasing chip: \n");

	for (i = 0; i < total_size / erase_size; i++) {
		rc = spi_block_erase_d8(flash, i * erase_size);
		if (rc) {
			printf("Error erasing block at 0x%x\n", i);
			break;
		}
	}

	printf("\n");

	return rc;
}

541
/* Sector size is usually 4k, though Macronix eliteflash has 64k */
542
int spi_sector_erase(const struct flashchip *flash, unsigned long addr)
543
{
544
	unsigned char cmd[JEDEC_SE_OUTSIZE] = { JEDEC_SE };
545 546
	int result;
	
547 548 549 550
	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);

551 552 553
	result = spi_write_enable();
	if (result)
		return result;
554
	/* Send SE (Sector Erase) */
Peter Stuge's avatar
Peter Stuge committed
555
	spi_command(sizeof(cmd), 0, cmd, NULL);
556 557 558
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 15-800 ms, so wait in 10 ms steps.
	 */
559
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
560
		programmer_delay(10 * 1000);
561 562 563
	return 0;
}

564
int spi_write_status_enable(void)
565 566
{
	const unsigned char cmd[JEDEC_EWSR_OUTSIZE] = { JEDEC_EWSR };
567
	int result;
568 569

	/* Send EWSR (Enable Write Status Register). */
570 571 572 573 574
	result = spi_command(sizeof(cmd), JEDEC_EWSR_INSIZE, cmd, NULL);

	if (result)
		printf_debug("%s failed", __func__);
	if (result == SPI_INVALID_OPCODE) {
575 576 577 578
		switch (spi_controller) {
		case SPI_CONTROLLER_ICH7:
		case SPI_CONTROLLER_ICH9:
		case SPI_CONTROLLER_VIA:
579 580 581 582 583 584 585 586 587 588 589
			printf_debug(" due to SPI master limitation, ignoring"
				     " and hoping it will be run as PREOP\n");
			return 0;
		default:
			break;
		}
	}
	if (result)
		printf_debug("\n");

	return result;
590 591
}

592 593 594 595
/*
 * This is according the SST25VF016 datasheet, who knows it is more
 * generic that this...
 */
596
int spi_write_status_register(int status)
597
{
598 599
	const unsigned char cmd[JEDEC_WRSR_OUTSIZE] =
	    { JEDEC_WRSR, (unsigned char)status };
600 601

	/* Send WRSR (Write Status Register) */
602
	return spi_command(sizeof(cmd), 0, cmd, NULL);
603 604 605 606
}

void spi_byte_program(int address, uint8_t byte)
{
607 608 609 610 611
	const unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE] = {
		JEDEC_BYTE_PROGRAM,
		(address >> 16) & 0xff,
		(address >> 8) & 0xff,
		(address >> 0) & 0xff,
612 613 614 615
		byte
	};

	/* Send Byte-Program */
Peter Stuge's avatar
Peter Stuge committed
616
	spi_command(sizeof(cmd), 0, cmd, NULL);
617 618
}

619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
int spi_nbyte_program(int address, uint8_t *bytes, int len)
{
	unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE - 1 + 256] = {
		JEDEC_BYTE_PROGRAM,
		(address >> 16) & 0xff,
		(address >> 8) & 0xff,
		(address >> 0) & 0xff,
	};

	if (len > 256) {
		printf_debug ("%s called for too long a write\n",
		     __FUNCTION__);
		return 1;
	}

	memcpy(&cmd[4], bytes, len);

	/* Send Byte-Program */
	return spi_command(4 + len, 0, cmd, NULL);
}

640
int spi_disable_blockprotect(void)
641 642
{
	uint8_t status;
643
	int result;
644

645
	status = spi_read_status_register();
646 647 648
	/* If there is block protection in effect, unprotect it first. */
	if ((status & 0x3c) != 0) {
		printf_debug("Some block protection in effect, disabling\n");
649
		result = spi_write_status_enable();
650
		if (result) {
651
			printf_debug("spi_write_status_enable failed\n");
652 653 654 655 656 657 658
			return result;
		}
		result = spi_write_status_register(status & ~0x3c);
		if (result) {
			printf_debug("spi_write_status_register failed\n");
			return result;
		}
659
	}
660
	return 0;
661 662
}

663
int spi_nbyte_read(int address, uint8_t *bytes, int len)
664
{
665 666
	const unsigned char cmd[JEDEC_READ_OUTSIZE] = {
		JEDEC_READ,
667 668 669
		(address >> 16) & 0xff,
		(address >> 8) & 0xff,
		(address >> 0) & 0xff,
670 671 672
	};

	/* Send Read */
673
	return spi_command(sizeof(cmd), len, cmd, bytes);
674 675
}

676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
/*
 * Read a complete flash chip.
 * Each page is read separately in chunks with a maximum size of chunksize.
 */
int spi_read_chunked(struct flashchip *flash, uint8_t *buf, int chunksize)
{
	int rc = 0;
	int i, j;
	int total_size = flash->total_size * 1024;
	int page_size = flash->page_size;
	int toread;

	for (j = 0; j < total_size / page_size; j++) {
		for (i = 0; i < page_size; i += chunksize) {
			toread = min(chunksize, page_size - i);
			rc = spi_nbyte_read(j * page_size + i,
					    buf + j * page_size + i, toread);
			if (rc)
				break;
		}
		if (rc)
			break;
	}

	return rc;
}

703
int spi_chip_read(struct flashchip *flash, uint8_t *buf)
704
{
705 706
	switch (spi_controller) {
	case SPI_CONTROLLER_IT87XX:
707
		return it8716f_spi_chip_read(flash, buf);
708
	case SPI_CONTROLLER_SB600:
709
		return sb600_spi_read(flash, buf);
710 711 712
	case SPI_CONTROLLER_ICH7:
	case SPI_CONTROLLER_ICH9:
	case SPI_CONTROLLER_VIA:
713
		return ich_spi_read(flash, buf);
714
	case SPI_CONTROLLER_WBSIO:
Peter Stuge's avatar
Peter Stuge committed
715
		return wbsio_spi_read(flash, buf);
716
	default:
717 718 719
		printf_debug
		    ("%s called, but no SPI chipset/strapping detected\n",
		     __FUNCTION__);
720 721
	}

722
	return 1;
723 724
}

725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740
/*
 * Program chip using byte programming. (SLOW!)
 * This is for chips which can only handle one byte writes
 * and for chips where memory mapped programming is impossible
 * (e.g. due to size constraints in IT87* for over 512 kB)
 */
int spi_chip_write_1(struct flashchip *flash, uint8_t *buf)
{
	int total_size = 1024 * flash->total_size;
	int i;

	spi_disable_blockprotect();
	for (i = 0; i < total_size; i++) {
		spi_write_enable();
		spi_byte_program(i, buf[i]);
		while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
741
			programmer_delay(10);
742 743 744 745 746 747 748 749 750
	}

	return 0;
}

/*
 * Program chip using page (256 bytes) programming.
 * Some SPI masters can't do this, they use single byte programming instead.
 */
751
int spi_chip_write_256(struct flashchip *flash, uint8_t *buf)
752
{
753 754
	switch (spi_controller) {
	case SPI_CONTROLLER_IT87XX:
755
		return it8716f_spi_chip_write_256(flash, buf);
756
	case SPI_CONTROLLER_SB600:
757
		return sb600_spi_write_1(flash, buf);
758 759 760
	case SPI_CONTROLLER_ICH7:
	case SPI_CONTROLLER_ICH9:
	case SPI_CONTROLLER_VIA:
761
		return ich_spi_write_256(flash, buf);
762
	case SPI_CONTROLLER_WBSIO:
763
		return wbsio_spi_write_1(flash, buf);
764
	default:
765 766 767
		printf_debug
		    ("%s called, but no SPI chipset/strapping detected\n",
		     __FUNCTION__);
768 769
	}

770
	return 1;
771
}
772

773 774 775 776 777 778
uint32_t spi_get_valid_read_addr(void)
{
	/* Need to return BBAR for ICH chipsets. */
	return 0;
}

779 780
int spi_aai_write(struct flashchip *flash, uint8_t *buf)
{
781 782
	uint32_t pos = 2, size = flash->total_size * 1024;
	unsigned char w[6] = {0xad, 0, 0, 0, buf[0], buf[1]};
783 784
	int result;

785 786
	switch (spi_controller) {
	case SPI_CONTROLLER_WBSIO:
787 788
		fprintf(stderr, "%s: impossible with Winbond SPI masters,"
				" degrading to byte program\n", __func__);
789
		return spi_chip_write_1(flash, buf);
790 791
	default:
		break;
792 793
	}
	flash->erase(flash);
794 795 796
	result = spi_write_enable();
	if (result)
		return result;
797 798
	spi_command(6, 0, w, NULL);
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
799
		programmer_delay(5); /* SST25VF040B Tbp is max 10us */
800 801 802 803 804
	while (pos < size) {
		w[1] = buf[pos++];
		w[2] = buf[pos++];
		spi_command(3, 0, w, NULL);
		while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
805
			programmer_delay(5); /* SST25VF040B Tbp is max 10us */
806 807 808 809
	}
	spi_write_disable();
	return 0;
}