spi.c 8.05 KB
Newer Older
1 2 3
/*
 * This file is part of the flashrom project.
 *
4
 * Copyright (C) 2007, 2008, 2009 Carl-Daniel Hailfinger
Stefan Reinauer's avatar
Stefan Reinauer committed
5
 * Copyright (C) 2008 coresystems GmbH
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
 */

/*
 * Contains the generic SPI framework
 */

25
#include <strings.h>
26
#include <string.h>
27
#include "flash.h"
28
#include "flashchips.h"
29
#include "chipdrivers.h"
30
#include "programmer.h"
31
#include "spi.h"
32

33 34
enum spi_controller spi_controller = SPI_CONTROLLER_NONE;

35 36 37 38 39 40 41 42
const struct spi_programmer spi_programmer[] = {
	{ /* SPI_CONTROLLER_NONE */
		.command = NULL,
		.multicommand = NULL,
		.read = NULL,
		.write_256 = NULL,
	},

43
#if CONFIG_INTERNAL == 1
44
#if defined(__i386__) || defined(__x86_64__)
45 46 47 48 49 50 51 52 53 54 55 56 57 58
	{ /* SPI_CONTROLLER_ICH7 */
		.command = ich_spi_send_command,
		.multicommand = ich_spi_send_multicommand,
		.read = ich_spi_read,
		.write_256 = ich_spi_write_256,
	},

	{ /* SPI_CONTROLLER_ICH9 */
		.command = ich_spi_send_command,
		.multicommand = ich_spi_send_multicommand,
		.read = ich_spi_read,
		.write_256 = ich_spi_write_256,
	},

59 60 61
	{ /* SPI_CONTROLLER_IT85XX */
		.command = it85xx_spi_send_command,
		.multicommand = default_spi_send_multicommand,
62 63
		.read = it85_spi_read,
		.write_256 = it85_spi_write_256,
64 65
	},

66 67 68 69 70 71 72 73 74 75 76
	{ /* SPI_CONTROLLER_IT87XX */
		.command = it8716f_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = it8716f_spi_chip_read,
		.write_256 = it8716f_spi_chip_write_256,
	},

	{ /* SPI_CONTROLLER_SB600 */
		.command = sb600_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = sb600_spi_read,
77
		.write_256 = sb600_spi_write_256,
78 79 80 81 82 83 84 85 86 87 88 89 90
	},

	{ /* SPI_CONTROLLER_VIA */
		.command = ich_spi_send_command,
		.multicommand = ich_spi_send_multicommand,
		.read = ich_spi_read,
		.write_256 = ich_spi_write_256,
	},

	{ /* SPI_CONTROLLER_WBSIO */
		.command = wbsio_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = wbsio_spi_read,
91
		.write_256 = spi_chip_write_1,
92
	},
93 94 95 96 97 98 99

	{ /* SPI_CONTROLLER_MCP6X_BITBANG */
		.command = bitbang_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = bitbang_spi_read,
		.write_256 = bitbang_spi_write_256,
	},
100
#endif
101
#endif
102

103
#if CONFIG_FT2232_SPI == 1
104 105 106 107 108 109
	{ /* SPI_CONTROLLER_FT2232 */
		.command = ft2232_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = ft2232_spi_read,
		.write_256 = ft2232_spi_write_256,
	},
110
#endif
111

112
#if CONFIG_DUMMY == 1
113 114 115
	{ /* SPI_CONTROLLER_DUMMY */
		.command = dummy_spi_send_command,
		.multicommand = default_spi_send_multicommand,
116
		.read = dummy_spi_read,
117
		.write_256 = dummy_spi_write_256,
118
	},
119
#endif
120

121
#if CONFIG_BUSPIRATE_SPI == 1
122 123 124 125
	{ /* SPI_CONTROLLER_BUSPIRATE */
		.command = buspirate_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = buspirate_spi_read,
126
		.write_256 = buspirate_spi_write_256,
127 128 129
	},
#endif

130
#if CONFIG_DEDIPROG == 1
131 132 133 134
	{ /* SPI_CONTROLLER_DEDIPROG */
		.command = dediprog_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = dediprog_spi_read,
135
		.write_256 = dediprog_spi_write_256,
136 137 138
	},
#endif

139 140 141 142 143 144 145 146 147
#if CONFIG_RAYER_SPI == 1
	{ /* SPI_CONTROLLER_RAYER */
		.command = bitbang_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = bitbang_spi_read,
		.write_256 = bitbang_spi_write_256,
	},
#endif

148 149 150 151 152 153 154 155 156
#if CONFIG_NICINTEL_SPI == 1
	{ /* SPI_CONTROLLER_NICINTEL */
		.command = bitbang_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = bitbang_spi_read,
		.write_256 = bitbang_spi_write_256,
	},
#endif

157 158 159 160 161 162 163 164 165
#if CONFIG_OGP_SPI == 1
	{ /* SPI_CONTROLLER_OGP */
		.command = bitbang_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = bitbang_spi_read,
		.write_256 = bitbang_spi_write_256,
	},
#endif

166
	{}, /* This entry corresponds to SPI_CONTROLLER_INVALID. */
167 168
};

169
const int spi_programmer_count = ARRAY_SIZE(spi_programmer);
170

171
int spi_send_command(unsigned int writecnt, unsigned int readcnt,
172
		const unsigned char *writearr, unsigned char *readarr)
173
{
174
	if (!spi_programmer[spi_controller].command) {
175
		msg_perr("%s called, but SPI is unsupported on this "
176 177
			 "hardware. Please report a bug at "
			 "flashrom@flashrom.org\n", __func__);
178
		return 1;
179
	}
180 181 182

	return spi_programmer[spi_controller].command(writecnt, readcnt,
						      writearr, readarr);
183 184
}

185
int spi_send_multicommand(struct spi_command *cmds)
186
{
187
	if (!spi_programmer[spi_controller].multicommand) {
188
		msg_perr("%s called, but SPI is unsupported on this "
189 190
			 "hardware. Please report a bug at "
			 "flashrom@flashrom.org\n", __func__);
191
		return 1;
192
	}
193

194
	return spi_programmer[spi_controller].multicommand(cmds);
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
}

int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
			     const unsigned char *writearr, unsigned char *readarr)
{
	struct spi_command cmd[] = {
	{
		.writecnt = writecnt,
		.readcnt = readcnt,
		.writearr = writearr,
		.readarr = readarr,
	}, {
		.writecnt = 0,
		.writearr = NULL,
		.readcnt = 0,
		.readarr = NULL,
	}};

	return spi_send_multicommand(cmd);
}

216
int default_spi_send_multicommand(struct spi_command *cmds)
217 218
{
	int result = 0;
219 220 221
	for (; (cmds->writecnt || cmds->readcnt) && !result; cmds++) {
		result = spi_send_command(cmds->writecnt, cmds->readcnt,
					  cmds->writearr, cmds->readarr);
222 223
	}
	return result;
224 225
}

226
int spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len)
227
{
228
	int addrbase = 0;
229
	if (!spi_programmer[spi_controller].read) {
230 231 232
		msg_perr("%s called, but SPI read is unsupported on this "
			 "hardware. Please report a bug at "
			 "flashrom@flashrom.org\n", __func__);
233
		return 1;
234 235
	}

236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
	/* Check if the chip fits between lowest valid and highest possible
	 * address. Highest possible address with the current SPI implementation
	 * means 0xffffff, the highest unsigned 24bit number.
	 */
	addrbase = spi_get_valid_read_addr();
	if (addrbase + flash->total_size * 1024 > (1 << 24)) {
		msg_perr("Flash chip size exceeds the allowed access window. ");
		msg_perr("Read will probably fail.\n");
		/* Try to get the best alignment subject to constraints. */
		addrbase = (1 << 24) - flash->total_size * 1024;
	}
	/* Check if alignment is native (at least the largest power of two which
	 * is a factor of the mapped size of the chip).
	 */
	if (ffs(flash->total_size * 1024) > (ffs(addrbase) ? : 33)) {
		msg_perr("Flash chip is not aligned natively in the allowed "
			 "access window.\n");
		msg_perr("Read will probably return garbage.\n");
	}
	return spi_programmer[spi_controller].read(flash, buf, addrbase + start, len);
256 257
}

258 259 260
/*
 * Program chip using page (256 bytes) programming.
 * Some SPI masters can't do this, they use single byte programming instead.
261 262
 * The redirect to single byte programming is achieved by setting
 * .write_256 = spi_chip_write_1
263
 */
264
/* real chunksize is up to 256, logical chunksize is 256 */
265
int spi_chip_write_256(struct flashchip *flash, uint8_t *buf, int start, int len)
266
{
267
	if (!spi_programmer[spi_controller].write_256) {
268 269 270
		msg_perr("%s called, but SPI page write is unsupported on this "
			 "hardware. Please report a bug at "
			 "flashrom@flashrom.org\n", __func__);
271
		return 1;
272 273
	}

274 275 276
	return spi_programmer[spi_controller].write_256(flash, buf, start, len);
}

277 278 279 280 281
/*
 * Get the lowest allowed address for read accesses. This often happens to
 * be the lowest allowed address for all commands which take an address.
 * This is a programmer limitation.
 */
282 283
uint32_t spi_get_valid_read_addr(void)
{
284
	switch (spi_controller) {
285
#if CONFIG_INTERNAL == 1
286 287 288 289 290 291 292 293 294
#if defined(__i386__) || defined(__x86_64__)
	case SPI_CONTROLLER_ICH7:
		/* Return BBAR for ICH chipsets. */
		return ichspi_bbar;
#endif
#endif
	default:
		return 0;
	}
295
}