spi.c 7.23 KB
Newer Older
1 2 3
/*
 * This file is part of the flashrom project.
 *
4
 * Copyright (C) 2007, 2008, 2009 Carl-Daniel Hailfinger
Stefan Reinauer's avatar
Stefan Reinauer committed
5
 * Copyright (C) 2008 coresystems GmbH
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
 */

/*
 * Contains the generic SPI framework
 */

#include "flash.h"
26
#include "flashchips.h"
27
#include "chipdrivers.h"
28
#include "programmer.h"
29
#include "spi.h"
30

31 32
enum spi_controller spi_controller = SPI_CONTROLLER_NONE;

33 34 35 36 37 38 39 40
const struct spi_programmer spi_programmer[] = {
	{ /* SPI_CONTROLLER_NONE */
		.command = NULL,
		.multicommand = NULL,
		.read = NULL,
		.write_256 = NULL,
	},

41
#if CONFIG_INTERNAL == 1
42
#if defined(__i386__) || defined(__x86_64__)
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
	{ /* SPI_CONTROLLER_ICH7 */
		.command = ich_spi_send_command,
		.multicommand = ich_spi_send_multicommand,
		.read = ich_spi_read,
		.write_256 = ich_spi_write_256,
	},

	{ /* SPI_CONTROLLER_ICH9 */
		.command = ich_spi_send_command,
		.multicommand = ich_spi_send_multicommand,
		.read = ich_spi_read,
		.write_256 = ich_spi_write_256,
	},

	{ /* SPI_CONTROLLER_IT87XX */
		.command = it8716f_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = it8716f_spi_chip_read,
		.write_256 = it8716f_spi_chip_write_256,
	},

	{ /* SPI_CONTROLLER_SB600 */
		.command = sb600_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = sb600_spi_read,
68
		.write_256 = sb600_spi_write_256,
69 70 71 72 73 74 75 76 77 78 79 80 81
	},

	{ /* SPI_CONTROLLER_VIA */
		.command = ich_spi_send_command,
		.multicommand = ich_spi_send_multicommand,
		.read = ich_spi_read,
		.write_256 = ich_spi_write_256,
	},

	{ /* SPI_CONTROLLER_WBSIO */
		.command = wbsio_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = wbsio_spi_read,
82
		.write_256 = spi_chip_write_1_new,
83
	},
84 85 86 87 88 89 90

	{ /* SPI_CONTROLLER_MCP6X_BITBANG */
		.command = bitbang_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = bitbang_spi_read,
		.write_256 = bitbang_spi_write_256,
	},
91
#endif
92
#endif
93

94
#if CONFIG_FT2232_SPI == 1
95 96 97 98 99 100
	{ /* SPI_CONTROLLER_FT2232 */
		.command = ft2232_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = ft2232_spi_read,
		.write_256 = ft2232_spi_write_256,
	},
101
#endif
102

103
#if CONFIG_DUMMY == 1
104 105 106
	{ /* SPI_CONTROLLER_DUMMY */
		.command = dummy_spi_send_command,
		.multicommand = default_spi_send_multicommand,
107
		.read = dummy_spi_read,
108
		.write_256 = dummy_spi_write_256,
109
	},
110
#endif
111

112
#if CONFIG_BUSPIRATE_SPI == 1
113 114 115 116
	{ /* SPI_CONTROLLER_BUSPIRATE */
		.command = buspirate_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = buspirate_spi_read,
117
		.write_256 = buspirate_spi_write_256,
118 119 120
	},
#endif

121
#if CONFIG_DEDIPROG == 1
122 123 124 125
	{ /* SPI_CONTROLLER_DEDIPROG */
		.command = dediprog_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = dediprog_spi_read,
126
		.write_256 = spi_chip_write_1_new,
127 128 129
	},
#endif

130 131 132 133 134 135 136 137 138
#if CONFIG_RAYER_SPI == 1
	{ /* SPI_CONTROLLER_RAYER */
		.command = bitbang_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = bitbang_spi_read,
		.write_256 = bitbang_spi_write_256,
	},
#endif

139 140 141 142 143 144 145 146 147
#if CONFIG_NICINTEL_SPI == 1
	{ /* SPI_CONTROLLER_NICINTEL */
		.command = bitbang_spi_send_command,
		.multicommand = default_spi_send_multicommand,
		.read = bitbang_spi_read,
		.write_256 = bitbang_spi_write_256,
	},
#endif

148
	{}, /* This entry corresponds to SPI_CONTROLLER_INVALID. */
149 150
};

151
const int spi_programmer_count = ARRAY_SIZE(spi_programmer);
152

153
int spi_send_command(unsigned int writecnt, unsigned int readcnt,
154
		const unsigned char *writearr, unsigned char *readarr)
155
{
156
	if (!spi_programmer[spi_controller].command) {
157
		msg_perr("%s called, but SPI is unsupported on this "
158 159
			 "hardware. Please report a bug at "
			 "flashrom@flashrom.org\n", __func__);
160
		return 1;
161
	}
162 163 164

	return spi_programmer[spi_controller].command(writecnt, readcnt,
						      writearr, readarr);
165 166
}

167
int spi_send_multicommand(struct spi_command *cmds)
168
{
169
	if (!spi_programmer[spi_controller].multicommand) {
170
		msg_perr("%s called, but SPI is unsupported on this "
171 172
			 "hardware. Please report a bug at "
			 "flashrom@flashrom.org\n", __func__);
173
		return 1;
174
	}
175

176
	return spi_programmer[spi_controller].multicommand(cmds);
177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
}

int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
			     const unsigned char *writearr, unsigned char *readarr)
{
	struct spi_command cmd[] = {
	{
		.writecnt = writecnt,
		.readcnt = readcnt,
		.writearr = writearr,
		.readarr = readarr,
	}, {
		.writecnt = 0,
		.writearr = NULL,
		.readcnt = 0,
		.readarr = NULL,
	}};

	return spi_send_multicommand(cmd);
}

198
int default_spi_send_multicommand(struct spi_command *cmds)
199 200
{
	int result = 0;
201 202 203
	for (; (cmds->writecnt || cmds->readcnt) && !result; cmds++) {
		result = spi_send_command(cmds->writecnt, cmds->readcnt,
					  cmds->writearr, cmds->readarr);
204 205
	}
	return result;
206 207
}

208
int spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len)
209
{
210
	if (!spi_programmer[spi_controller].read) {
211 212 213
		msg_perr("%s called, but SPI read is unsupported on this "
			 "hardware. Please report a bug at "
			 "flashrom@flashrom.org\n", __func__);
214
		return 1;
215 216
	}

217
	return spi_programmer[spi_controller].read(flash, buf, start, len);
218 219
}

220 221 222
/*
 * Program chip using page (256 bytes) programming.
 * Some SPI masters can't do this, they use single byte programming instead.
223 224
 * The redirect to single byte programming is achieved by setting
 * .write_256 = spi_chip_write_1
225
 */
226 227
/* real chunksize is up to 256, logical chunksize is 256 */
int spi_chip_write_256_new(struct flashchip *flash, uint8_t *buf, int start, int len)
228
{
229
	if (!spi_programmer[spi_controller].write_256) {
230 231 232
		msg_perr("%s called, but SPI page write is unsupported on this "
			 "hardware. Please report a bug at "
			 "flashrom@flashrom.org\n", __func__);
233
		return 1;
234 235
	}

236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
	return spi_programmer[spi_controller].write_256(flash, buf, start, len);
}

/* Wrapper function until the generic code is converted to partial writes. */
int spi_chip_write_256(struct flashchip *flash, uint8_t *buf)
{
	int ret;

	msg_pinfo("Erasing flash before programming... ");
	if (erase_flash(flash)) {
		msg_perr("ERASE FAILED!\n");
		return -1;
	}
	msg_pinfo("done.\n");
	msg_pinfo("Programming flash... ");
	ret = spi_chip_write_256_new(flash, buf, 0, flash->total_size * 1024);
	if (!ret)
		msg_pinfo("done.\n");
	else
		msg_pinfo("\n");
	return ret;
257
}
258

259 260 261 262 263
/*
 * Get the lowest allowed address for read accesses. This often happens to
 * be the lowest allowed address for all commands which take an address.
 * This is a programmer limitation.
 */
264 265
uint32_t spi_get_valid_read_addr(void)
{
266
	switch (spi_controller) {
267
#if CONFIG_INTERNAL == 1
268 269 270 271 272 273 274 275 276
#if defined(__i386__) || defined(__x86_64__)
	case SPI_CONTROLLER_ICH7:
		/* Return BBAR for ICH chipsets. */
		return ichspi_bbar;
#endif
#endif
	default:
		return 0;
	}
277
}