spi.c 23.1 KB
Newer Older
1 2 3
/*
 * This file is part of the flashrom project.
 *
4
 * Copyright (C) 2007, 2008, 2009 Carl-Daniel Hailfinger
Stefan Reinauer's avatar
Stefan Reinauer committed
5
 * Copyright (C) 2008 coresystems GmbH
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
 */

/*
 * Contains the generic SPI framework
 */

#include <string.h>
#include "flash.h"
27
#include "flashchips.h"
28
#include "spi.h"
29

30 31 32
enum spi_controller spi_controller = SPI_CONTROLLER_NONE;
void *spibar = NULL;

33
void spi_prettyprint_status_register(struct flashchip *flash);
34

35
int spi_send_command(unsigned int writecnt, unsigned int readcnt,
36
		const unsigned char *writearr, unsigned char *readarr)
37
{
38 39
	switch (spi_controller) {
	case SPI_CONTROLLER_IT87XX:
40
		return it8716f_spi_send_command(writecnt, readcnt, writearr,
41
					   readarr);
42 43 44
	case SPI_CONTROLLER_ICH7:
	case SPI_CONTROLLER_ICH9:
	case SPI_CONTROLLER_VIA:
45
		return ich_spi_send_command(writecnt, readcnt, writearr, readarr);
46
	case SPI_CONTROLLER_SB600:
47
		return sb600_spi_send_command(writecnt, readcnt, writearr, readarr);
48
	case SPI_CONTROLLER_WBSIO:
49
		return wbsio_spi_send_command(writecnt, readcnt, writearr, readarr);
50
	case SPI_CONTROLLER_FT2232:
51
		return ft2232_spi_send_command(writecnt, readcnt, writearr, readarr);
52
	case SPI_CONTROLLER_DUMMY:
53
		return dummy_spi_send_command(writecnt, readcnt, writearr, readarr);
54
	default:
55 56 57
		printf_debug
		    ("%s called, but no SPI chipset/strapping detected\n",
		     __FUNCTION__);
58
	}
59 60 61
	return 1;
}

62 63 64 65 66 67 68 69 70 71
int spi_send_multicommand(struct spi_command *spicommands)
{
	int res = 0;
	while ((spicommands->writecnt || spicommands->readcnt) && !res) {
		res = spi_send_command(spicommands->writecnt, spicommands->readcnt,
				       spicommands->writearr, spicommands->readarr);
	}
	return res;
}

72
static int spi_rdid(unsigned char *readarr, int bytes)
73
{
74
	const unsigned char cmd[JEDEC_RDID_OUTSIZE] = { JEDEC_RDID };
75
	int ret;
76
	int i;
77

78
	ret = spi_send_command(sizeof(cmd), bytes, cmd, readarr);
79 80
	if (ret)
		return ret;
81 82 83 84
	printf_debug("RDID returned");
	for (i = 0; i < bytes; i++)
		printf_debug(" 0x%02x", readarr[i]);
	printf_debug("\n");
85 86 87
	return 0;
}

88 89
static int spi_rems(unsigned char *readarr)
{
90 91 92 93
	unsigned char cmd[JEDEC_REMS_OUTSIZE] = { JEDEC_REMS, 0, 0, 0 };
	uint32_t readaddr;
	int ret;

94
	ret = spi_send_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
95 96 97 98 99 100
	if (ret == SPI_INVALID_ADDRESS) {
		/* Find the lowest even address allowed for reads. */
		readaddr = (spi_get_valid_read_addr() + 1) & ~1;
		cmd[1] = (readaddr >> 16) & 0xff,
		cmd[2] = (readaddr >> 8) & 0xff,
		cmd[3] = (readaddr >> 0) & 0xff,
101
		ret = spi_send_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
102 103 104
	}
	if (ret)
		return ret;
105 106 107 108
	printf_debug("REMS returned %02x %02x.\n", readarr[0], readarr[1]);
	return 0;
}

109 110
static int spi_res(unsigned char *readarr)
{
111 112 113 114
	unsigned char cmd[JEDEC_RES_OUTSIZE] = { JEDEC_RES, 0, 0, 0 };
	uint32_t readaddr;
	int ret;

115
	ret = spi_send_command(sizeof(cmd), JEDEC_RES_INSIZE, cmd, readarr);
116 117 118 119 120 121
	if (ret == SPI_INVALID_ADDRESS) {
		/* Find the lowest even address allowed for reads. */
		readaddr = (spi_get_valid_read_addr() + 1) & ~1;
		cmd[1] = (readaddr >> 16) & 0xff,
		cmd[2] = (readaddr >> 8) & 0xff,
		cmd[3] = (readaddr >> 0) & 0xff,
122
		ret = spi_send_command(sizeof(cmd), JEDEC_RES_INSIZE, cmd, readarr);
123 124 125
	}
	if (ret)
		return ret;
126 127 128 129
	printf_debug("RES returned %02x.\n", readarr[0]);
	return 0;
}

130
int spi_write_enable(void)
131
{
132
	const unsigned char cmd[JEDEC_WREN_OUTSIZE] = { JEDEC_WREN };
133
	int result;
134 135

	/* Send WREN (Write Enable) */
136
	result = spi_send_command(sizeof(cmd), 0, cmd, NULL);
137 138 139 140

	if (result)
		printf_debug("%s failed", __func__);
	if (result == SPI_INVALID_OPCODE) {
141 142 143 144
		switch (spi_controller) {
		case SPI_CONTROLLER_ICH7:
		case SPI_CONTROLLER_ICH9:
		case SPI_CONTROLLER_VIA:
145 146 147 148
			printf_debug(" due to SPI master limitation, ignoring"
				     " and hoping it will be run as PREOP\n");
			return 0;
		default:
149
			break;
150 151
		}
	}
152 153 154
	if (result)
		printf_debug("\n");

155
	return result;
156 157
}

158
int spi_write_disable(void)
159
{
160
	const unsigned char cmd[JEDEC_WRDI_OUTSIZE] = { JEDEC_WRDI };
161 162

	/* Send WRDI (Write Disable) */
163
	return spi_send_command(sizeof(cmd), 0, cmd, NULL);
164 165
}

166
static int probe_spi_rdid_generic(struct flashchip *flash, int bytes)
167
{
168
	unsigned char readarr[4];
169 170
	uint32_t id1;
	uint32_t id2;
171

172
	if (spi_rdid(readarr, bytes))
173 174 175 176 177 178 179 180 181
		return 0;

	if (!oddparity(readarr[0]))
		printf_debug("RDID byte 0 parity violation.\n");

	/* Check if this is a continuation vendor ID */
	if (readarr[0] == 0x7f) {
		if (!oddparity(readarr[1]))
			printf_debug("RDID byte 1 parity violation.\n");
182 183
		id1 = (readarr[0] << 8) | readarr[1];
		id2 = readarr[2];
184
		if (bytes > 3) {
185 186
			id2 <<= 8;
			id2 |= readarr[3];
187
		}
188
	} else {
189 190
		id1 = readarr[0];
		id2 = (readarr[1] << 8) | readarr[2];
191 192
	}

193
	printf_debug("%s: id1 0x%02x, id2 0x%02x\n", __FUNCTION__, id1, id2);
194

195
	if (id1 == flash->manufacture_id && id2 == flash->model_id) {
196 197 198 199 200 201
		/* Print the status register to tell the
		 * user about possible write protection.
		 */
		spi_prettyprint_status_register(flash);

		return 1;
202 203
	}

204
	/* Test if this is a pure vendor match. */
205
	if (id1 == flash->manufacture_id &&
206 207 208
	    GENERIC_DEVICE_ID == flash->model_id)
		return 1;

209 210 211
	return 0;
}

212 213
int probe_spi_rdid(struct flashchip *flash)
{
214 215 216 217
	return probe_spi_rdid_generic(flash, 3);
}

/* support 4 bytes flash ID */
218 219
int probe_spi_rdid4(struct flashchip *flash)
{
220
	/* only some SPI chipsets support 4 bytes commands */
221 222 223 224 225 226
	switch (spi_controller) {
	case SPI_CONTROLLER_ICH7:
	case SPI_CONTROLLER_ICH9:
	case SPI_CONTROLLER_VIA:
	case SPI_CONTROLLER_SB600:
	case SPI_CONTROLLER_WBSIO:
227
	case SPI_CONTROLLER_FT2232:
228
	case SPI_CONTROLLER_DUMMY:
229 230 231 232 233 234
		return probe_spi_rdid_generic(flash, 4);
	default:
		printf_debug("4b ID not supported on this SPI controller\n");
	}

	return 0;
235 236
}

237 238 239
int probe_spi_rems(struct flashchip *flash)
{
	unsigned char readarr[JEDEC_REMS_INSIZE];
240
	uint32_t id1, id2;
241 242 243 244

	if (spi_rems(readarr))
		return 0;

245 246
	id1 = readarr[0];
	id2 = readarr[1];
247

248
	printf_debug("%s: id1 0x%x, id2 0x%x\n", __FUNCTION__, id1, id2);
249

250
	if (id1 == flash->manufacture_id && id2 == flash->model_id) {
251 252 253 254 255 256 257 258 259
		/* Print the status register to tell the
		 * user about possible write protection.
		 */
		spi_prettyprint_status_register(flash);

		return 1;
	}

	/* Test if this is a pure vendor match. */
260
	if (id1 == flash->manufacture_id &&
261 262 263 264 265 266
	    GENERIC_DEVICE_ID == flash->model_id)
		return 1;

	return 0;
}

267 268 269
int probe_spi_res(struct flashchip *flash)
{
	unsigned char readarr[3];
270
	uint32_t id2;
271

272 273 274 275 276
	/* Check if RDID was successful and did not return 0xff 0xff 0xff.
	 * In that case, RES is pointless.
	 */
	if (!spi_rdid(readarr, 3) && ((readarr[0] != 0xff) ||
	    (readarr[1] != 0xff) || (readarr[2] != 0xff)))
277 278 279 280 281
		return 0;

	if (spi_res(readarr))
		return 0;

282 283 284
	id2 = readarr[0];
	printf_debug("%s: id 0x%x\n", __FUNCTION__, id2);
	if (id2 != flash->model_id)
285 286 287 288 289 290 291
		return 0;

	/* Print the status register to tell the
	 * user about possible write protection.
	 */
	spi_prettyprint_status_register(flash);
	return 1;
292 293
}

294
uint8_t spi_read_status_register(void)
295
{
296
	const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { JEDEC_RDSR };
Peter Stuge's avatar
Peter Stuge committed
297
	unsigned char readarr[2]; /* JEDEC_RDSR_INSIZE=1 but wbsio needs 2 */
298
	int ret;
299 300

	/* Read Status Register */
301
	if (spi_controller == SPI_CONTROLLER_SB600) {
302 303 304
		/* SB600 uses a different way to read status register. */
		return sb600_read_status_register();
	} else {
305
		ret = spi_send_command(sizeof(cmd), sizeof(readarr), cmd, readarr);
306 307
		if (ret)
			printf_debug("RDSR failed!\n");
308 309
	}

310 311 312
	return readarr[0];
}

313
/* Prettyprint the status register. Common definitions. */
314
void spi_prettyprint_status_register_common(uint8_t status)
315
{
316
	printf_debug("Chip status register: Bit 5 / Block Protect 3 (BP3) is "
317
		     "%sset\n", (status & (1 << 5)) ? "" : "not ");
318
	printf_debug("Chip status register: Bit 4 / Block Protect 2 (BP2) is "
319
		     "%sset\n", (status & (1 << 4)) ? "" : "not ");
320
	printf_debug("Chip status register: Bit 3 / Block Protect 1 (BP1) is "
321
		     "%sset\n", (status & (1 << 3)) ? "" : "not ");
322
	printf_debug("Chip status register: Bit 2 / Block Protect 0 (BP0) is "
323
		     "%sset\n", (status & (1 << 2)) ? "" : "not ");
324
	printf_debug("Chip status register: Write Enable Latch (WEL) is "
325
		     "%sset\n", (status & (1 << 1)) ? "" : "not ");
326
	printf_debug("Chip status register: Write In Progress (WIP/BUSY) is "
327
		     "%sset\n", (status & (1 << 0)) ? "" : "not ");
328 329
}

330 331 332 333 334 335 336
/* Prettyprint the status register. Works for
 * ST M25P series
 * MX MX25L series
 */
void spi_prettyprint_status_register_st_m25p(uint8_t status)
{
	printf_debug("Chip status register: Status Register Write Disable "
337
		     "(SRWD) is %sset\n", (status & (1 << 7)) ? "" : "not ");
338
	printf_debug("Chip status register: Bit 6 is "
339
		     "%sset\n", (status & (1 << 6)) ? "" : "not ");
340 341 342
	spi_prettyprint_status_register_common(status);
}

343 344 345 346 347 348 349 350 351
void spi_prettyprint_status_register_sst25(uint8_t status)
{
	printf_debug("Chip status register: Block Protect Write Disable "
		     "(BPL) is %sset\n", (status & (1 << 7)) ? "" : "not ");
	printf_debug("Chip status register: Auto Address Increment Programming "
		     "(AAI) is %sset\n", (status & (1 << 6)) ? "" : "not ");
	spi_prettyprint_status_register_common(status);
}

352 353 354 355 356
/* Prettyprint the status register. Works for
 * SST 25VF016
 */
void spi_prettyprint_status_register_sst25vf016(uint8_t status)
{
357
	const char *bpt[] = {
358 359 360 361 362 363
		"none",
		"1F0000H-1FFFFFH",
		"1E0000H-1FFFFFH",
		"1C0000H-1FFFFFH",
		"180000H-1FFFFFH",
		"100000H-1FFFFFH",
364
		"all", "all"
365
	};
366
	spi_prettyprint_status_register_sst25(status);
367
	printf_debug("Resulting block protection : %s\n",
368
		     bpt[(status & 0x1c) >> 2]);
369 370
}

371 372 373 374 375 376 377 378 379
void spi_prettyprint_status_register_sst25vf040b(uint8_t status)
{
	const char *bpt[] = {
		"none",
		"0x70000-0x7ffff",
		"0x60000-0x7ffff",
		"0x40000-0x7ffff",
		"all blocks", "all blocks", "all blocks", "all blocks"
	};
380
	spi_prettyprint_status_register_sst25(status);
381
	printf_debug("Resulting block protection : %s\n",
382
		bpt[(status & 0x1c) >> 2]);
383 384
}

385
void spi_prettyprint_status_register(struct flashchip *flash)
386 387 388
{
	uint8_t status;

389
	status = spi_read_status_register();
390 391 392
	printf_debug("Chip status register is %02x\n", status);
	switch (flash->manufacture_id) {
	case ST_ID:
393 394 395 396
		if (((flash->model_id & 0xff00) == 0x2000) ||
		    ((flash->model_id & 0xff00) == 0x2500))
			spi_prettyprint_status_register_st_m25p(status);
		break;
397 398
	case MX_ID:
		if ((flash->model_id & 0xff00) == 0x2000)
399 400 401
			spi_prettyprint_status_register_st_m25p(status);
		break;
	case SST_ID:
402 403
		switch (flash->model_id) {
		case 0x2541:
404
			spi_prettyprint_status_register_sst25vf016(status);
405 406 407 408 409
			break;
		case 0x8d:
		case 0x258d:
			spi_prettyprint_status_register_sst25vf040b(status);
			break;
410
		default:
411 412
			spi_prettyprint_status_register_sst25(status);
			break;
413
		}
414 415 416
		break;
	}
}
417

418 419 420
int spi_chip_erase_60(struct flashchip *flash)
{
	const unsigned char cmd[JEDEC_CE_60_OUTSIZE] = {JEDEC_CE_60};
421
	int result;
422
	
423 424 425 426 427 428
	result = spi_disable_blockprotect();
	if (result) {
		printf_debug("spi_disable_blockprotect failed\n");
		return result;
	}
	result = spi_write_enable();
429
	if (result)
430
		return result;
431
	/* Send CE (Chip Erase) */
432
	result = spi_send_command(sizeof(cmd), 0, cmd, NULL);
433 434 435 436
	if (result) {
		printf_debug("spi_chip_erase_60 failed sending erase\n");
		return result;
	}
437 438 439
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 1-85 s, so wait in 1 s steps.
	 */
440
	/* FIXME: We assume spi_read_status_register will never fail. */
441
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
442
		programmer_delay(1000 * 1000);
443 444 445 446
	if (check_erased_range(flash, 0, flash->total_size * 1024)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
447 448 449
	return 0;
}

450
int spi_chip_erase_c7(struct flashchip *flash)
451
{
452
	const unsigned char cmd[JEDEC_CE_C7_OUTSIZE] = { JEDEC_CE_C7 };
453
	int result;
454

455 456 457 458 459 460
	result = spi_disable_blockprotect();
	if (result) {
		printf_debug("spi_disable_blockprotect failed\n");
		return result;
	}
	result = spi_write_enable();
461
	if (result)
462
		return result;
463
	/* Send CE (Chip Erase) */
464
	result = spi_send_command(sizeof(cmd), 0, cmd, NULL);
465 466 467 468
	if (result) {
		printf_debug("spi_chip_erase_60 failed sending erase\n");
		return result;
	}
469 470 471
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 1-85 s, so wait in 1 s steps.
	 */
472
	/* FIXME: We assume spi_read_status_register will never fail. */
473
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
474
		programmer_delay(1000 * 1000);
475 476 477 478
	if (check_erased_range(flash, 0, flash->total_size * 1024)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
479 480 481
	return 0;
}

482 483 484 485 486 487 488 489 490 491 492
int spi_chip_erase_60_c7(struct flashchip *flash)
{
	int result;
	result = spi_chip_erase_60(flash);
	if (result) {
		printf_debug("spi_chip_erase_60 failed, trying c7\n");
		result = spi_chip_erase_c7(flash);
	}
	return result;
}

493
int spi_block_erase_52(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
494
{
495
	unsigned char cmd[JEDEC_BE_52_OUTSIZE] = {JEDEC_BE_52, };
496
	int result;
497 498 499 500

	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);
501 502 503
	result = spi_write_enable();
	if (result)
		return result;
504
	/* Send BE (Block Erase) */
505
	spi_send_command(sizeof(cmd), 0, cmd, NULL);
506 507 508 509
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 100-4000 ms, so wait in 100 ms steps.
	 */
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
510
		programmer_delay(100 * 1000);
511 512 513 514
	if (check_erased_range(flash, addr, blocklen)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
515 516 517
	return 0;
}

518 519 520 521 522
/* Block size is usually
 * 64k for Macronix
 * 32k for SST
 * 4-32k non-uniform for EON
 */
523
int spi_block_erase_d8(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
524
{
525
	unsigned char cmd[JEDEC_BE_D8_OUTSIZE] = { JEDEC_BE_D8, };
526
	int result;
527 528 529 530

	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);
531 532 533
	result = spi_write_enable();
	if (result)
		return result;
534
	/* Send BE (Block Erase) */
535
	spi_send_command(sizeof(cmd), 0, cmd, NULL);
536 537 538
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 100-4000 ms, so wait in 100 ms steps.
	 */
539
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
540
		programmer_delay(100 * 1000);
541 542 543 544
	if (check_erased_range(flash, addr, blocklen)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
545 546 547
	return 0;
}

548 549 550 551 552 553 554 555 556 557 558
int spi_chip_erase_d8(struct flashchip *flash)
{
	int i, rc = 0;
	int total_size = flash->total_size * 1024;
	int erase_size = 64 * 1024;

	spi_disable_blockprotect();

	printf("Erasing chip: \n");

	for (i = 0; i < total_size / erase_size; i++) {
559
		rc = spi_block_erase_d8(flash, i * erase_size, erase_size);
560 561 562 563 564 565 566 567 568 569 570
		if (rc) {
			printf("Error erasing block at 0x%x\n", i);
			break;
		}
	}

	printf("\n");

	return rc;
}

571
/* Sector size is usually 4k, though Macronix eliteflash has 64k */
572
int spi_block_erase_20(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
573
{
574
	unsigned char cmd[JEDEC_SE_OUTSIZE] = { JEDEC_SE, };
575 576
	int result;
	
577 578 579 580
	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);

581 582 583
	result = spi_write_enable();
	if (result)
		return result;
584
	/* Send SE (Sector Erase) */
585
	spi_send_command(sizeof(cmd), 0, cmd, NULL);
586 587 588
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 15-800 ms, so wait in 10 ms steps.
	 */
589
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
590
		programmer_delay(10 * 1000);
591 592 593 594
	if (check_erased_range(flash, addr, blocklen)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
595 596 597
	return 0;
}

598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
int spi_block_erase_60(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
{
	if ((addr != 0) || (blocklen != flash->total_size * 1024)) {
		fprintf(stderr, "%s called with incorrect arguments\n", __func__);
		return -1;
	}
	return spi_chip_erase_60(flash);
}

int spi_block_erase_c7(struct flashchip *flash, unsigned int addr, unsigned int blocklen)
{
	if ((addr != 0) || (blocklen != flash->total_size * 1024)) {
		fprintf(stderr, "%s called with incorrect arguments\n", __func__);
		return -1;
	}
	return spi_chip_erase_c7(flash);
}

616
int spi_write_status_enable(void)
617 618
{
	const unsigned char cmd[JEDEC_EWSR_OUTSIZE] = { JEDEC_EWSR };
619
	int result;
620 621

	/* Send EWSR (Enable Write Status Register). */
622
	result = spi_send_command(sizeof(cmd), JEDEC_EWSR_INSIZE, cmd, NULL);
623 624 625 626

	if (result)
		printf_debug("%s failed", __func__);
	if (result == SPI_INVALID_OPCODE) {
627 628 629 630
		switch (spi_controller) {
		case SPI_CONTROLLER_ICH7:
		case SPI_CONTROLLER_ICH9:
		case SPI_CONTROLLER_VIA:
631 632 633 634 635 636 637 638 639 640 641
			printf_debug(" due to SPI master limitation, ignoring"
				     " and hoping it will be run as PREOP\n");
			return 0;
		default:
			break;
		}
	}
	if (result)
		printf_debug("\n");

	return result;
642 643
}

644 645 646 647
/*
 * This is according the SST25VF016 datasheet, who knows it is more
 * generic that this...
 */
648
int spi_write_status_register(int status)
649
{
650 651
	const unsigned char cmd[JEDEC_WRSR_OUTSIZE] =
	    { JEDEC_WRSR, (unsigned char)status };
652 653

	/* Send WRSR (Write Status Register) */
654
	return spi_send_command(sizeof(cmd), 0, cmd, NULL);
655 656 657 658
}

void spi_byte_program(int address, uint8_t byte)
{
659 660 661 662 663
	const unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE] = {
		JEDEC_BYTE_PROGRAM,
		(address >> 16) & 0xff,
		(address >> 8) & 0xff,
		(address >> 0) & 0xff,
664 665 666 667
		byte
	};

	/* Send Byte-Program */
668
	spi_send_command(sizeof(cmd), 0, cmd, NULL);
669 670
}

671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
int spi_nbyte_program(int address, uint8_t *bytes, int len)
{
	unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE - 1 + 256] = {
		JEDEC_BYTE_PROGRAM,
		(address >> 16) & 0xff,
		(address >> 8) & 0xff,
		(address >> 0) & 0xff,
	};

	if (len > 256) {
		printf_debug ("%s called for too long a write\n",
		     __FUNCTION__);
		return 1;
	}

	memcpy(&cmd[4], bytes, len);

	/* Send Byte-Program */
689
	return spi_send_command(4 + len, 0, cmd, NULL);
690 691
}

692
int spi_disable_blockprotect(void)
693 694
{
	uint8_t status;
695
	int result;
696

697
	status = spi_read_status_register();
698 699 700
	/* If there is block protection in effect, unprotect it first. */
	if ((status & 0x3c) != 0) {
		printf_debug("Some block protection in effect, disabling\n");
701
		result = spi_write_status_enable();
702
		if (result) {
703
			printf_debug("spi_write_status_enable failed\n");
704 705 706 707 708 709 710
			return result;
		}
		result = spi_write_status_register(status & ~0x3c);
		if (result) {
			printf_debug("spi_write_status_register failed\n");
			return result;
		}
711
	}
712
	return 0;
713 714
}

715
int spi_nbyte_read(int address, uint8_t *bytes, int len)
716
{
717 718
	const unsigned char cmd[JEDEC_READ_OUTSIZE] = {
		JEDEC_READ,
719 720 721
		(address >> 16) & 0xff,
		(address >> 8) & 0xff,
		(address >> 0) & 0xff,
722 723 724
	};

	/* Send Read */
725
	return spi_send_command(sizeof(cmd), len, cmd, bytes);
726 727
}

728 729 730 731
/*
 * Read a complete flash chip.
 * Each page is read separately in chunks with a maximum size of chunksize.
 */
732
int spi_read_chunked(struct flashchip *flash, uint8_t *buf, int start, int len, int chunksize)
733 734
{
	int rc = 0;
735
	int i, j, starthere, lenhere;
736 737 738
	int page_size = flash->page_size;
	int toread;

739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
	/* Warning: This loop has a very unusual condition and body.
	 * The loop needs to go through each page with at least one affected
	 * byte. The lowest page number is (start / page_size) since that
	 * division rounds down. The highest page number we want is the page
	 * where the last byte of the range lives. That last byte has the
	 * address (start + len - 1), thus the highest page number is
	 * (start + len - 1) / page_size. Since we want to include that last
	 * page as well, the loop condition uses <=.
	 */
	for (i = start / page_size; i <= (start + len - 1) / page_size; i++) {
		/* Byte position of the first byte in the range in this page. */
		/* starthere is an offset to the base address of the chip. */
		starthere = max(start, i * page_size);
		/* Length of bytes in the range in this page. */
		lenhere = min(start + len, (i + 1) * page_size) - starthere;
		for (j = 0; j < lenhere; j += chunksize) {
			toread = min(chunksize, lenhere - j);
			rc = spi_nbyte_read(starthere + j, buf + starthere - start + j, toread);
757 758 759 760 761 762 763 764 765 766
			if (rc)
				break;
		}
		if (rc)
			break;
	}

	return rc;
}

767
int spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len)
768
{
769 770
	switch (spi_controller) {
	case SPI_CONTROLLER_IT87XX:
771
		return it8716f_spi_chip_read(flash, buf, start, len);
772
	case SPI_CONTROLLER_SB600:
773
		return sb600_spi_read(flash, buf, start, len);
774 775 776
	case SPI_CONTROLLER_ICH7:
	case SPI_CONTROLLER_ICH9:
	case SPI_CONTROLLER_VIA:
777
		return ich_spi_read(flash, buf, start, len);
778
	case SPI_CONTROLLER_WBSIO:
779
		return wbsio_spi_read(flash, buf, start, len);
780 781
	case SPI_CONTROLLER_FT2232:
		return ft2232_spi_read(flash, buf, start, len);
782
	default:
783 784 785
		printf_debug
		    ("%s called, but no SPI chipset/strapping detected\n",
		     __FUNCTION__);
786 787
	}

788
	return 1;
789 790
}

791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
/*
 * Program chip using byte programming. (SLOW!)
 * This is for chips which can only handle one byte writes
 * and for chips where memory mapped programming is impossible
 * (e.g. due to size constraints in IT87* for over 512 kB)
 */
int spi_chip_write_1(struct flashchip *flash, uint8_t *buf)
{
	int total_size = 1024 * flash->total_size;
	int i;

	spi_disable_blockprotect();
	for (i = 0; i < total_size; i++) {
		spi_write_enable();
		spi_byte_program(i, buf[i]);
		while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
807
			programmer_delay(10);
808 809 810 811 812 813 814 815 816
	}

	return 0;
}

/*
 * Program chip using page (256 bytes) programming.
 * Some SPI masters can't do this, they use single byte programming instead.
 */
817
int spi_chip_write_256(struct flashchip *flash, uint8_t *buf)
818
{
819 820
	switch (spi_controller) {
	case SPI_CONTROLLER_IT87XX:
821
		return it8716f_spi_chip_write_256(flash, buf);
822
	case SPI_CONTROLLER_SB600:
823
		return sb600_spi_write_1(flash, buf);
824 825 826
	case SPI_CONTROLLER_ICH7:
	case SPI_CONTROLLER_ICH9:
	case SPI_CONTROLLER_VIA:
827
		return ich_spi_write_256(flash, buf);
828
	case SPI_CONTROLLER_WBSIO:
829
		return wbsio_spi_write_1(flash, buf);
830 831
	case SPI_CONTROLLER_FT2232:
		return ft2232_spi_write_256(flash, buf);
832
	default:
833 834 835
		printf_debug
		    ("%s called, but no SPI chipset/strapping detected\n",
		     __FUNCTION__);
836 837
	}

838
	return 1;
839
}
840

841 842 843 844 845 846
uint32_t spi_get_valid_read_addr(void)
{
	/* Need to return BBAR for ICH chipsets. */
	return 0;
}

847 848
int spi_aai_write(struct flashchip *flash, uint8_t *buf)
{
849 850
	uint32_t pos = 2, size = flash->total_size * 1024;
	unsigned char w[6] = {0xad, 0, 0, 0, buf[0], buf[1]};
851 852
	int result;

853 854
	switch (spi_controller) {
	case SPI_CONTROLLER_WBSIO:
855 856
		fprintf(stderr, "%s: impossible with Winbond SPI masters,"
				" degrading to byte program\n", __func__);
857
		return spi_chip_write_1(flash, buf);
858 859
	default:
		break;
860
	}
861 862 863 864
	if (flash->erase(flash)) {
		fprintf(stderr, "ERASE FAILED!\n");
		return -1;
	}
865 866 867
	result = spi_write_enable();
	if (result)
		return result;
868
	spi_send_command(6, 0, w, NULL);
869
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
870
		programmer_delay(5); /* SST25VF040B Tbp is max 10us */
871 872 873
	while (pos < size) {
		w[1] = buf[pos++];
		w[2] = buf[pos++];
874
		spi_send_command(3, 0, w, NULL);
875
		while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
876
			programmer_delay(5); /* SST25VF040B Tbp is max 10us */
877 878 879 880
	}
	spi_write_disable();
	return 0;
}