board_enable.c 31.9 KB
Newer Older
1
/*
2
 * This file is part of the flashrom project.
3
 *
4 5
 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
6
 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
7
 * Copyright (C) 2007 Carl-Daniel Hailfinger
8
 *
9 10 11
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
12
 *
13 14 15 16 17 18 19 20
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
21 22 23 24 25 26 27
 */

/*
 * Contains the board specific flash enables.
 */

#include <string.h>
28
#include <fcntl.h>
29 30
#include "flash.h"

Luc Verhaegen's avatar
Luc Verhaegen committed
31
/*
Uwe Hermann's avatar
Uwe Hermann committed
32
 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen's avatar
Luc Verhaegen committed
33 34
 */
/* Enter extended functions */
35
void w836xx_ext_enter(uint16_t port)
36
{
37 38
	OUTB(0x87, port);
	OUTB(0x87, port);
Luc Verhaegen's avatar
Luc Verhaegen committed
39
}
40

Luc Verhaegen's avatar
Luc Verhaegen committed
41
/* Leave extended functions */
42
void w836xx_ext_leave(uint16_t port)
Luc Verhaegen's avatar
Luc Verhaegen committed
43
{
44
	OUTB(0xAA, port);
Luc Verhaegen's avatar
Luc Verhaegen committed
45 46
}

47 48
/* Generic Super I/O helper functions */
uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen's avatar
Luc Verhaegen committed
49
{
50 51
	OUTB(reg, port);
	return INB(port + 1);
Luc Verhaegen's avatar
Luc Verhaegen committed
52 53
}

54
void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen's avatar
Luc Verhaegen committed
55
{
56 57
	OUTB(reg, port);
	OUTB(data, port + 1);
Luc Verhaegen's avatar
Luc Verhaegen committed
58 59
}

60
void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen's avatar
Luc Verhaegen committed
61
{
62
	uint8_t tmp;
Luc Verhaegen's avatar
Luc Verhaegen committed
63

64 65 66
	OUTB(reg, port);
	tmp = INB(port + 1) & ~mask;
	OUTB(tmp | (data & mask), port + 1);
67 68
}

Uwe Hermann's avatar
Uwe Hermann committed
69 70
/**
 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen's avatar
Luc Verhaegen committed
71 72
 *
 * Suited for:
Uwe Hermann's avatar
Uwe Hermann committed
73 74
 *  - Agami Aruma
 *  - IWILL DK8-HTX
75
 */
76
static int w83627hf_gpio24_raise(uint16_t port, const char *name)
77
{
78
	w836xx_ext_enter(port);
Luc Verhaegen's avatar
Luc Verhaegen committed
79

80
	/* Is this the W83627HF? */
81
	if (sio_read(port, 0x20) != 0x52) {	/* Super I/O device ID reg. */
Luc Verhaegen's avatar
Luc Verhaegen committed
82
		fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
83 84
			name, sio_read(port, 0x20));
		w836xx_ext_leave(port);
85 86 87
		return -1;
	}

Luc Verhaegen's avatar
Luc Verhaegen committed
88
	/* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
89
	sio_mask(port, 0x2B, 0x10, 0x10);
Luc Verhaegen's avatar
Luc Verhaegen committed
90

91
	/* Select logical device 8: GPIO port 2 */
92
	sio_write(port, 0x07, 0x08);
93

94 95 96 97
	sio_mask(port, 0x30, 0x01, 0x01);	/* Activate logical device. */
	sio_mask(port, 0xF0, 0x00, 0x10);	/* GPIO24 -> output */
	sio_mask(port, 0xF2, 0x00, 0x10);	/* Clear GPIO24 inversion */
	sio_mask(port, 0xF1, 0x10, 0x10);	/* Raise GPIO24 */
98

99
	w836xx_ext_leave(port);
100 101 102 103

	return 0;
}

104 105
static int w83627hf_gpio24_raise_2e(const char *name)
{
106
	return w83627hf_gpio24_raise(0x2e, name);
107 108 109 110 111 112
}

/**
 * Winbond W83627THF: GPIO 4, bit 4
 *
 * Suited for:
113
 *  - MSI K8T Neo2-F
114 115
 *  - MSI K8N-NEO3
 */
116
static int w83627thf_gpio4_4_raise(uint16_t port, const char *name)
117
{
118
	w836xx_ext_enter(port);
119 120

	/* Is this the W83627THF? */
121
	if (sio_read(port, 0x20) != 0x82) {	/* Super I/O device ID reg. */
122
		fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
123 124
			name, sio_read(port, 0x20));
		w836xx_ext_leave(port);
125 126 127 128 129
		return -1;
	}

	/* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */

130 131 132 133 134
	sio_write(port, 0x07, 0x09);      /* Select LDN 9: GPIO port 4 */
	sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
	sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
	sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
	sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
135

136
	w836xx_ext_leave(port);
137 138 139 140

	return 0;
}

141 142 143 144 145
static int w83627thf_gpio4_4_raise_2e(const char *name)
{
	return w83627thf_gpio4_4_raise(0x2e, name);
}

146 147
static int w83627thf_gpio4_4_raise_4e(const char *name)
{
148
	return w83627thf_gpio4_4_raise(0x4e, name);
149
}
150

Uwe Hermann's avatar
Uwe Hermann committed
151
/**
152
 * w83627: Enable MEMW# and set ROM size to max.
153
 */
154
static void w836xx_memw_enable(uint16_t port)
155
{
156 157
	w836xx_ext_enter(port);
	if (!(sio_read(port, 0x24) & 0x02)) {	/* Flash ROM enabled? */
158
		/* Enable MEMW# and set ROM size select to max. (4M). */
159
		sio_mask(port, 0x24, 0x28, 0x28);
160
	}
161
	w836xx_ext_leave(port);
162 163 164 165 166 167
}

/**
 * Common routine for several VT823x based boards.
 */
static void vt823x_set_all_writes_to_lpc(struct pci_dev *dev)
168
{
169 170
	uint8_t val;

171 172 173 174 175 176 177 178 179 180 181 182 183 184
	/* All memory cycles, not just ROM ones, go to LPC. */
	val = pci_read_byte(dev, 0x59);
	val &= ~0x80;
	pci_write_byte(dev, 0x59, val);
}

/**
 * VT823x: Set one of the GPIO pins.
 */
static void vt823x_gpio_set(struct pci_dev *dev, uint8_t gpio, int raise)
{
	uint16_t base;
	uint8_t val, bit;

Jon Harrison's avatar
Jon Harrison committed
185 186 187 188 189 190 191 192 193 194 195
	if ((gpio >= 12) && (gpio <= 15)) {
		/* GPIO12-15 -> output */
		val = pci_read_byte(dev, 0xE4);
		val |= 0x10;
		pci_write_byte(dev, 0xE4, val);
	} else if (gpio == 9) {
		/* GPIO9 -> Output */
		val = pci_read_byte(dev, 0xE4);
		val |= 0x20;
		pci_write_byte(dev, 0xE4, val);
	} else {
196 197 198
		fprintf(stderr, "\nERROR: "
			"VT823x GPIO%02d is not implemented.\n", gpio);
		return;
199 200
	}

201 202 203 204 205
	/* Now raise/drop the GPIO line itself. */
	bit = 0x01 << (gpio - 8);

	/* We need the I/O Base Address for this board's flash enable. */
	base = pci_read_word(dev, 0x88) & 0xff80;
206

207
	val = INB(base + 0x4D);
208 209 210 211
	if (raise)
		val |= bit;
	else
		val &= ~bit;
212
	OUTB(val, base + 0x4D);
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
}

/**
 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
 *
 * We don't need to do this when using coreboot, GPIO15 is never lowered there.
 */
static int board_via_epia_m(const char *name)
{
	struct pci_dev *dev;

	dev = pci_dev_find(0x1106, 0x3177);	/* VT8235 ISA bridge */
	if (!dev) {
		fprintf(stderr, "\nERROR: VT8235 ISA bridge not found.\n");
		return -1;
	}

	/* GPIO15 is connected to write protect. */
	vt823x_gpio_set(dev, 15, 1);
232 233

	return 0;
234 235
}

Uwe Hermann's avatar
Uwe Hermann committed
236
/**
237
 * Suited for:
Uwe Hermann's avatar
Uwe Hermann committed
238
 *   - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
239
 *   - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
240
 */
Luc Verhaegen's avatar
Luc Verhaegen committed
241
static int board_asus_a7v8x_mx(const char *name)
242
{
243
	struct pci_dev *dev;
244

245
	dev = pci_dev_find(0x1106, 0x3177);	/* VT8235 ISA bridge */
246 247
	if (!dev)
		dev = pci_dev_find(0x1106, 0x3227);	/* VT8237 ISA bridge */
248
	if (!dev) {
249
		fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
250 251
		return -1;
	}
252

253 254
	vt823x_set_all_writes_to_lpc(dev);
	w836xx_memw_enable(0x2E);
255

256
	return 0;
257 258
}

259
/**
260
 * Suited for VIAs EPIA SP and EPIA CN.
261 262 263 264 265 266 267 268 269 270 271
 */
static int board_via_epia_sp(const char *name)
{
	struct pci_dev *dev;

	dev = pci_dev_find(0x1106, 0x3227);	/* VT8237R ISA bridge */
	if (!dev) {
		fprintf(stderr, "\nERROR: VT8237R ISA bridge not found.\n");
		return -1;
	}

272 273 274 275 276
	vt823x_set_all_writes_to_lpc(dev);

	return 0;
}

Jon Harrison's avatar
Jon Harrison committed
277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
/**
 * Suited for VIAs EPIA N & NL.
 */
static int board_via_epia_n(const char *name)
{
	struct pci_dev *dev;

	dev = pci_dev_find(0x1106, 0x3227);	/* VT8237R ISA bridge */
	if (!dev) {
		fprintf(stderr, "\nERROR: VT8237R ISA bridge not found.\n");
		return -1;
	}

	/* All memory cycles, not just ROM ones, go to LPC */
	vt823x_set_all_writes_to_lpc(dev);

	/* GPIO9 -> output */
	vt823x_gpio_set(dev, 9, 1);

	return 0;
}

299
/**
300
 * Suited for EPoX EP-8K5A2 and Albatron PM266A.
301 302 303 304 305 306 307 308 309 310 311 312
 */
static int board_epox_ep_8k5a2(const char *name)
{
	struct pci_dev *dev;

	dev = pci_dev_find(0x1106, 0x3177);	/* VT8235 ISA bridge */
	if (!dev) {
		fprintf(stderr, "\nERROR: VT8235 ISA bridge not found.\n");
		return -1;
	}

	w836xx_memw_enable(0x2E);
313 314 315 316

	return 0;
}

Uwe Hermann's avatar
Uwe Hermann committed
317
/**
318 319 320 321 322 323 324 325 326 327 328 329 330
 * Suited for ASUS P5A.
 *
 * This is rather nasty code, but there's no way to do this cleanly.
 * We're basically talking to some unknown device on SMBus, my guess
 * is that it is the Winbond W83781D that lives near the DIP BIOS.
 */
static int board_asus_p5a(const char *name)
{
	uint8_t tmp;
	int i;

#define ASUSP5A_LOOP 5000

331 332
	OUTB(0x00, 0xE807);
	OUTB(0xEF, 0xE803);
333

334
	OUTB(0xFF, 0xE800);
335 336

	for (i = 0; i < ASUSP5A_LOOP; i++) {
337 338
		OUTB(0xE1, 0xFF);
		if (INB(0xE800) & 0x04)
339 340 341 342 343 344 345 346
			break;
	}

	if (i == ASUSP5A_LOOP) {
		printf("%s: Unable to contact device.\n", name);
		return -1;
	}

347 348
	OUTB(0x20, 0xE801);
	OUTB(0x20, 0xE1);
349

350
	OUTB(0xFF, 0xE802);
351 352

	for (i = 0; i < ASUSP5A_LOOP; i++) {
353
		tmp = INB(0xE800);
354 355 356 357 358 359 360 361 362
		if (tmp & 0x70)
			break;
	}

	if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
		printf("%s: failed to read device.\n", name);
		return -1;
	}

363
	tmp = INB(0xE804);
364 365
	tmp &= ~0x02;

366 367
	OUTB(0x00, 0xE807);
	OUTB(0xEE, 0xE803);
368

369
	OUTB(tmp, 0xE804);
370

371 372
	OUTB(0xFF, 0xE800);
	OUTB(0xE1, 0xFF);
373

374 375
	OUTB(0x20, 0xE801);
	OUTB(0x20, 0xE1);
376

377
	OUTB(0xFF, 0xE802);
378 379

	for (i = 0; i < ASUSP5A_LOOP; i++) {
380
		tmp = INB(0xE800);
381 382 383 384 385 386 387 388 389 390 391 392
		if (tmp & 0x70)
			break;
	}

	if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
		printf("%s: failed to write to device.\n", name);
		return -1;
	}

	return 0;
}

393 394
static int board_ibm_x3455(const char *name)
{
395
	/* Set GPIO lines in the Broadcom HT-1000 southbridge. */
396 397
	/* It's not a superio but it uses the same index/data port method. */
	sio_mask(0xcd6, 0x45, 0x20, 0x20);
398 399 400 401

	return 0;
}

402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
/**
 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
 */
static int board_ga_k8n_sli(const char *name)
{
	struct pci_dev *dev;
	uint32_t base;
	uint8_t tmp;

	dev = pci_dev_find(0x10DE, 0x0050);	/* NVIDIA CK804 LPC */
	if (!dev) {
		fprintf(stderr, "\nERROR: NVIDIA LPC bridge not found.\n");
		return -1;
	}

	base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */

	/* if anyone knows more about nvidia lpcs, feel free to explain this */
420
	tmp = INB(base + 0xE1);
421
	tmp |= 0x05;
422
	OUTB(tmp, base + 0xE1);
423 424 425 426

	return 0;
}

427 428 429
static int board_hp_dl145_g3_enable(const char *name)
{
	/* Set GPIO lines in the Broadcom HT-1000 southbridge. */
430
	/* GPIO 0 reg from PM regs */
431
	/* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
432 433
	/* It's not a superio but it uses the same index/data port method. */
	sio_mask(0xcd6, 0x44, 0x24, 0x24);
434 435 436 437

	return 0;
}

438 439 440 441 442 443 444 445
/**
 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
 */
static int board_epox_ep_bx3(const char *name)
{
	uint8_t tmp;

	/* Raise GPIO22. */
446 447
	tmp = INB(0x4036);
	OUTB(tmp, 0xEB);
448 449 450

	tmp |= 0x40;

451 452
	OUTB(tmp, 0x4036);
	OUTB(tmp, 0xEB);
453 454 455 456

	return 0;
}

457
/**
458
 * Suited for Acorp 6A815EPD.
459 460 461 462 463 464 465
 */
static int board_acorp_6a815epd(const char *name)
{
	struct pci_dev *dev;
	uint16_t port;
	uint8_t val;

466
	dev = pci_dev_find(0x8086, 0x2440);	/* Intel ICH2 LPC */
467 468 469 470 471 472
	if (!dev) {
		fprintf(stderr, "\nERROR: ICH2 LPC bridge not found.\n");
		return -1;
	}

	/* Use GPIOBASE register to find where the GPIO is mapped. */
473
	port = (pci_read_word(dev, 0x58) & 0xFFC0) + 0xE;
474

475
	val = INB(port);
476 477
	val |= 0x80;		/* Top Block Lock -- pin 8 of PLCC32 */
	val |= 0x40;		/* Lower Blocks Lock -- pin 7 of PLCC32 */
478
	OUTB(val, port);
479 480 481 482

	return 0;
}

483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513
/**
 * Suited for Artec Group DBE61 and DBE62.
 */
static int board_artecgroup_dbe6x(const char *name)
{
#define DBE6x_MSR_DIVIL_BALL_OPTS	0x51400015
#define DBE6x_PRI_BOOT_LOC_SHIFT	(2)
#define DBE6x_BOOT_OP_LATCHED_SHIFT	(8)
#define DBE6x_SEC_BOOT_LOC_SHIFT	(10)
#define DBE6x_PRI_BOOT_LOC		(3 << DBE6x_PRI_BOOT_LOC_SHIFT)
#define DBE6x_BOOT_OP_LATCHED		(3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
#define DBE6x_SEC_BOOT_LOC		(3 << DBE6x_SEC_BOOT_LOC_SHIFT)
#define DBE6x_BOOT_LOC_FLASH		(2)
#define DBE6x_BOOT_LOC_FWHUB		(3)

	unsigned long msr[2];
	int msr_fd;
	unsigned long boot_loc;

	msr_fd = open("/dev/cpu/0/msr", O_RDWR);
	if (msr_fd == -1) {
		perror("open /dev/cpu/0/msr");
		return -1;
	}

	if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
		perror("lseek");
		close(msr_fd);
		return -1;
	}

514
	if (read(msr_fd, (void *)msr, 8) != 8) {
515 516 517 518 519 520 521 522 523 524 525 526 527
		perror("read");
		close(msr_fd);
		return -1;
	}

	if ((msr[0] & (DBE6x_BOOT_OP_LATCHED)) ==
	    (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
		boot_loc = DBE6x_BOOT_LOC_FWHUB;
	else
		boot_loc = DBE6x_BOOT_LOC_FLASH;

	msr[0] &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
	msr[0] |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
528
		   (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
529 530 531 532 533 534 535

	if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
		perror("lseek");
		close(msr_fd);
		return -1;
	}

536
	if (write(msr_fd, (void *)msr, 8) != 8) {
537 538 539 540 541 542 543 544 545
		perror("write");
		close(msr_fd);
		return -1;
	}

	close(msr_fd);
	return 0;
}

546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566
/**
 * Set the specified GPIO on the specified ICHx southbridge to high.
 *
 * @param name The name of this board.
 * @param ich_vendor PCI vendor ID of the specified ICHx southbridge.
 * @param ich_device PCI device ID of the specified ICHx southbridge.
 * @param gpiobase_reg GPIOBASE register offset in the LPC bridge.
 * @param gp_lvl Offset of GP_LVL register in I/O space, relative to GPIOBASE.
 * @param gp_lvl_bitmask GP_LVL bitmask (set GPIO bits to 1, all others to 0).
 * @param gpio_bit The bit (GPIO) which shall be set to high.
 * @return If the write-enable was successful return 0, otherwise return -1.
 */
static int ich_gpio_raise(const char *name, uint16_t ich_vendor,
			  uint16_t ich_device, uint8_t gpiobase_reg,
			  uint8_t gp_lvl, uint32_t gp_lvl_bitmask,
			  unsigned int gpio_bit)
{
	struct pci_dev *dev;
	uint16_t gpiobar;
	uint32_t reg32;

567
	dev = pci_dev_find(ich_vendor, ich_device);	/* Intel ICHx LPC */
568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
	if (!dev) {
		fprintf(stderr, "\nERROR: ICHx LPC dev %4x:%4x not found.\n",
			ich_vendor, ich_device);
		return -1;
	}

	/* Use GPIOBASE register to find the I/O space for GPIO. */
	gpiobar = pci_read_word(dev, gpiobase_reg) & gp_lvl_bitmask;

	/* Set specified GPIO to high. */
	reg32 = INL(gpiobar + gp_lvl);
	reg32 |= (1 << gpio_bit);
	OUTL(reg32, gpiobar + gp_lvl);

	return 0;
}

/**
 * Suited for ASUS P4B266.
 */
static int ich2_gpio22_raise(const char *name)
{
	return ich_gpio_raise(name, 0x8086, 0x2440, 0x58, 0x0c, 0xffc0, 22);
}

Peter Stuge's avatar
Peter Stuge committed
593 594 595 596 597 598 599 600
/**
 * Suited for MSI MS-7046.
 */
static int ich6_gpio19_raise(const char *name)
{
	return ich_gpio_raise(name, 0x8086, 0x2640, 0x48, 0x0c, 0xffc0, 19);
}

601 602 603 604 605 606 607 608
static int board_kontron_986lcd_m(const char *name)
{
	struct pci_dev *dev;
	uint16_t gpiobar;
	uint32_t val;

#define ICH7_GPIO_LVL2 0x38

609
	dev = pci_dev_find(0x8086, 0x27b8);	/* Intel ICH7 LPC */
610 611 612 613 614 615 616 617 618
	if (!dev) {
		// This will never happen on this board
		fprintf(stderr, "\nERROR: ICH7 LPC bridge not found.\n");
		return -1;
	}

	/* Use GPIOBASE register to find where the GPIO is mapped. */
	gpiobar = pci_read_word(dev, 0x48) & 0xfffc;

619
	val = INL(gpiobar + ICH7_GPIO_LVL2);	/* GP_LVL2 */
620 621 622 623 624 625 626 627 628 629 630 631
	printf_debug("\nGPIOBAR=0x%04x GP_LVL: 0x%08x\n", gpiobar, val);

	/* bit 2 (0x04) = 0 #TBL --> bootblock locking = 1
	 * bit 2 (0x04) = 1 #TBL --> bootblock locking = 0
	 * bit 3 (0x08) = 0 #WP --> block locking = 1
	 * bit 3 (0x08) = 1 #WP --> block locking = 0
	 *
	 * To enable full block locking, you would do:
	 *     val &= ~ ((1 << 2) | (1 << 3));
	 */
	val |= (1 << 2) | (1 << 3);

632
	OUTL(val, gpiobar + ICH7_GPIO_LVL2);
633 634 635 636

	return 0;
}

637 638 639
/**
 * Suited for:
 *   - BioStar P4M80-M4: Intel P4 + VIA P4M800 + VT8237
640
 *   - GIGABYTE GA-7VT600: AMD K7 + VIA KT600 + VT8237
641 642 643 644
 */
static int board_biostar_p4m80_m4(const char *name)
{
	/* enter IT87xx conf mode */
645
	enter_conf_mode_ite(0x2e);
646 647

	/* select right flash chip */
648
	sio_mask(0x2e, 0x22, 0x80, 0x80);
649 650 651 652

	/* bit 3: flash chip write enable
	 * bit 7: map flash chip at 1MB-128K (why though? ignoring this.)
	 */
653
	sio_mask(0x2e, 0x24, 0x04, 0x04);
654 655

	/* exit IT87xx conf mode */
656
	exit_conf_mode_ite(0x2e);
657 658 659 660

	return 0;
}

Sean Nelson's avatar
Sean Nelson committed
661 662 663 664 665
/**
 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
 *
 * Suited for:
 *   - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
666
 *   - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
Sean Nelson's avatar
Sean Nelson committed
667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
 *   - MSI KT3 Ultra2: AMD K7 + VIA KT333 + VT8235
 */
static int board_msi_kt4v(const char *name)
{
	struct pci_dev *dev;
	uint8_t val;

	dev = pci_dev_find(0x1106, 0x3177);	/* VT8235 ISA bridge */
	if (!dev) {
		fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
		return -1;
	}

	val = pci_read_byte(dev, 0x59);
	val &= 0x0c;
	pci_write_byte(dev, 0x59, val);

684 685
	vt823x_gpio_set(dev, 12, 1);
	w836xx_memw_enable(0x2E);
Sean Nelson's avatar
Sean Nelson committed
686 687 688 689

	return 0;
}

Luc Verhaegen's avatar
Luc Verhaegen committed
690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721
/**
 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
 */
static int board_soyo_sy_7vca(const char *name)
{
    	struct pci_dev *dev;
	uint32_t base;
	uint8_t tmp;

	/* VT82C686 Power management */
	dev = pci_dev_find(0x1106, 0x3057);
	if (!dev) {
		fprintf(stderr, "\nERROR: VT82C686 PM device not found.\n");
		return -1;
	}

	/* GPO0 output from PM IO base + 0x4C */
	tmp = pci_read_byte(dev, 0x54);
	tmp &= ~0x03;
	pci_write_byte(dev, 0x54, tmp);

	/* PM IO base */
	base = pci_read_long(dev, 0x48) & 0x0000FF00;

	/* Drop GPO0 */
	tmp = INB(base + 0x4C);
	tmp &= ~0x01;
	OUTB(tmp, base + 0x4C);

	return 0;
}

722 723 724 725 726 727 728 729 730 731
static int it8705f_write_enable(uint8_t port, const char *name)
{
	enter_conf_mode_ite(port);
	sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
	exit_conf_mode_ite(port);

	return 0;
}

/**
732 733 734
 * Suited for:
 *   - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
 *   - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
735 736 737 738 739 740
 */
static int it8705f_write_enable_2e(const char *name)
{
	return it8705f_write_enable(0x2e, name);
}

741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807
/**
 * Find the runtime registers of an SMSC Super I/O, after verifying its
 * chip ID.
 *
 * Returns the base port of the runtime register block, or 0 on error.
 */
static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
                                  uint8_t logical_device)
{
	uint16_t rt_port = 0;

	/* Verify the chip ID. */
	OUTB(0x55, sio_port);  /* enable configuration */
	if (sio_read(sio_port, 0x20) != chip_id) {
		fprintf(stderr, "\nERROR: SMSC super I/O not found.\n");
		goto out;
	}

	/* If the runtime block is active, get its address. */
	sio_write(sio_port, 0x07, logical_device);
	if (sio_read(sio_port, 0x30) & 1) {
		rt_port = (sio_read(sio_port, 0x60) << 8)
		          | sio_read(sio_port, 0x61);
	}

	if (rt_port == 0) {
		fprintf(stderr, "\nERROR: "
			"Super I/O runtime interface not available.\n");
	}
out:
	OUTB(0xaa, sio_port);  /* disable configuration */
	return rt_port;
}

/**
 * Disable write protection on the Mitac 6513WU.  WP# on the FWH is
 * connected to GP30 on the Super I/O, and TBL# is always high.
 */
static int board_mitac_6513wu(const char *name)
{
	struct pci_dev *dev;
	uint16_t rt_port;
	uint8_t val;

	dev = pci_dev_find(0x8086, 0x2410);	/* Intel 82801AA ISA bridge */
	if (!dev) {
		fprintf(stderr, "\nERROR: Intel 82801AA ISA bridge not found.\n");
		return -1;
	}

	rt_port = smsc_find_runtime(0x4e, 0x54, 0xa);
	if (rt_port == 0)
		return -1;

	/* Configure the GPIO pin. */
	val = INB(rt_port + 0x33);  /* GP30 config */
	val &= ~0x87;               /* output, non-inverted, GPIO, push/pull */
	OUTB(val, rt_port + 0x33);

	/* Disable write protection. */
	val = INB(rt_port + 0x4d);  /* GP3 values */
	val |= 0x01;                /* set GP30 high */
	OUTB(val, rt_port + 0x4d);

	return 0;
}

Uwe Hermann's avatar
Uwe Hermann committed
808 809 810 811 812
/**
 * We use 2 sets of IDs here, you're free to choose which is which. This
 * is to provide a very high degree of certainty when matching a board on
 * the basis of subsystem/card IDs. As not every vendor handles
 * subsystem/card IDs in a sane manner.
813
 *
814 815 816 817
 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
 * NULLed if they don't identify the board fully. But please take care to
 * provide an as complete set of pci ids as possible; autodetection is the
 * preferred behaviour and we would like to make sure that matches are unique.
818
 *
819 820 821 822 823 824 825
 * The coreboot ids are used two fold. When running with a coreboot firmware,
 * the ids uniquely matches the coreboot board identification string. When a
 * legacy bios is installed and when autodetection is not possible, these ids
 * can be used to identify the board through the -m command line argument.
 *
 * When a board is identified through its coreboot ids (in both cases), the
 * main pci ids are still required to match, as a safeguard.
826 827
 */

828
/* Please keep this list alphabetically ordered by vendor/board name. */
829
struct board_pciid_enable board_pciid_enables[] = {
830 831
	/* first pci-id set [4],          second pci-id set [4],          coreboot id [2],             vendor name    board name            flash enable */
	{0x8086, 0x1130,      0,      0,  0x105a, 0x0d30, 0x105a, 0x4d33, "acorp",      "6a815epd",    "Acorp",       "6A815EPD",           board_acorp_6a815epd},
832
	{0x1022, 0x746B, 0x1022, 0x36C0,       0,      0,      0,      0, "AGAMI",      "ARUMA",       "agami",       "Aruma",              w83627hf_gpio24_raise_2e},
833
	{0x1106, 0x3177, 0x17F2, 0x3177,  0x1106, 0x3148, 0x17F2, 0x3148, NULL,         NULL,          "Albatron",    "PM266A",             board_epox_ep_8k5a2},
834 835 836 837 838 839
	{0x1022, 0x2090,      0,      0,  0x1022, 0x2080,      0,      0, "artecgroup", "dbe61",       "Artec Group", "DBE61",              board_artecgroup_dbe6x},
	{0x1022, 0x2090,      0,      0,  0x1022, 0x2080,      0,      0, "artecgroup", "dbe62",       "Artec Group", "DBE62",              board_artecgroup_dbe6x},
	{0x1106, 0x3177, 0x1043, 0x80A1,  0x1106, 0x3205, 0x1043, 0x8118, NULL,         NULL,          "ASUS",        "A7V8-MX SE",         board_asus_a7v8x_mx},
	{0x8086, 0x1a30, 0x1043, 0x8070,  0x8086, 0x244b, 0x1043, 0x8028, NULL,         NULL,          "ASUS",        "P4B266",             ich2_gpio22_raise},
	{0x10B9, 0x1541,      0,      0,  0x10B9, 0x1533,      0,      0, "asus",       "p5a",         "ASUS",        "P5A",                board_asus_p5a},
	{0x1106, 0x3149, 0x1565, 0x3206,  0x1106, 0x3344, 0x1565, 0x1202, NULL,         NULL,          "BioStar",     "P4M80-M4",           board_biostar_p4m80_m4},
840
	{0x1106, 0x3038, 0x1019, 0x0996,  0x1106, 0x3177, 0x1019, 0x0996, NULL,         NULL,          "Elitegroup",  "K7VTA3",             it8705f_write_enable_2e},
841 842 843 844
	{0x1106, 0x3177, 0x1106, 0x3177,  0x1106, 0x3059, 0x1695, 0x3005, NULL,         NULL,          "EPoX",        "EP-8K5A2",           board_epox_ep_8k5a2},
	{0x8086, 0x7110,      0,      0,  0x8086, 0x7190,      0,      0, "epox",       "ep-bx3",      "EPoX",        "EP-BX3",             board_epox_ep_bx3},
	{0x1039, 0x0761,      0,      0,       0,      0,      0,      0, "gigabyte",   "2761gxdk",    "GIGABYTE",    "GA-2761GXDK",        it87xx_probe_spi_flash},
	{0x1106, 0x3227, 0x1458, 0x5001,  0x10ec, 0x8139, 0x1458, 0xe000, NULL,         NULL,          "GIGABYTE",    "GA-7VT600",          board_biostar_p4m80_m4},
845
	{0x10DE, 0x0050, 0x1458, 0x0C11,  0x10DE, 0x005e, 0x1458, 0x5000, NULL,         NULL,          "GIGABYTE",    "GA-K8N-SLI",         board_ga_k8n_sli},
846 847
	{0x10de, 0x0360,      0,      0,       0,      0,      0,      0, "gigabyte",   "m57sli",      "GIGABYTE",    "GA-M57SLI-S4",       it87xx_probe_spi_flash},
	{0x10de, 0x03e0,      0,      0,       0,      0,      0,      0, "gigabyte",   "m61p",        "GIGABYTE",    "GA-M61P-S3",         it87xx_probe_spi_flash},
848 849
	{0x1002, 0x4398, 0x1458, 0x5004,  0x1002, 0x4391, 0x1458, 0xb000, NULL,         NULL,          "GIGABYTE",    "GA-MA78G-DS3H",      it87xx_probe_spi_flash},
	{0x1002, 0x4398, 0x1458, 0x5004,  0x1002, 0x4391, 0x1458, 0xb002, NULL,         NULL,          "GIGABYTE",    "GA-MA78GM-S2H",      it87xx_probe_spi_flash},
850
	/* SB600 LPC, RD790 North. Neither are specific to the GA-MA790FX-DQ6. The coreboot ID is here to be able to trigger the board enable more easily. */
851 852 853 854 855 856 857 858
	{0x1002, 0x438d, 0x1458, 0x5001,  0x1002, 0x5956, 0x1002, 0x5956, "gigabyte",   "ma790fx-dq6", "GIGABYTE",    "GA-MA790FX-DQ6",     it87xx_probe_spi_flash},
	{0x1166, 0x0223, 0x103c, 0x320d,  0x102b, 0x0522, 0x103c, 0x31fa, "hp",         "dl145_g3",    "HP",          "DL145 G3",           board_hp_dl145_g3_enable},
	{0x1166, 0x0205, 0x1014, 0x0347,       0,      0,      0,      0, "ibm",        "x3455",       "IBM",         "x3455",              board_ibm_x3455},
	{0x1039, 0x5513, 0x8086, 0xd61f,  0x1039, 0x6330, 0x8086, 0xd61f, NULL,         NULL,          "Intel",       "D201GLY",            wbsio_check_for_spi},
	{0x1022, 0x7468,      0,      0,       0,      0,      0,      0, "iwill",      "dk8_htx",     "IWILL",       "DK8-HTX",            w83627hf_gpio24_raise_2e},
	/* Note: There are >= 2 version of the Kontron 986LCD-M/mITX! */
	{0x8086, 0x27b8,      0,      0,       0,      0,      0,      0, "kontron",    "986lcd-m",    "Kontron",     "986LCD-M",           board_kontron_986lcd_m},
	{0x10ec, 0x8168, 0x10ec, 0x8168,  0x104c, 0x8023, 0x104c, 0x8019, "kontron",    "986lcd-m",    "Kontron",     "986LCD-M",           board_kontron_986lcd_m},
859
	{0x8086, 0x2411, 0x8086, 0x2411,  0x8086, 0x7125, 0x0e11, 0xb165, NULL,         NULL,          "Mitac",       "6513WU",             board_mitac_6513wu},
860
	{0x13f6, 0x0111, 0x1462, 0x5900,  0x1106, 0x3177, 0x1106,      0, "msi",        "kt4ultra",    "MSI",         "MS-6590 (KT4 Ultra)",board_msi_kt4v},
Uwe Hermann's avatar
Uwe Hermann committed
861 862
	{0x1106, 0x3149, 0x1462, 0x7094,  0x10ec, 0x8167, 0x1462, 0x094c, NULL,         NULL,          "MSI",         "MS-6702E (K8T Neo2-F)",w83627thf_gpio4_4_raise_2e},
	{0x1106, 0x0571, 0x1462, 0x7120,       0,      0,      0,      0, "msi",        "kt4v",        "MSI",         "MS-6712 (KT4V)",     board_msi_kt4v},
863
	{0x8086, 0x2658, 0x1462, 0x7046,  0x1106, 0x3044, 0x1462, 0x046d, NULL,         NULL,          "MSI",         "MS-7046",            ich6_gpio19_raise},
864
	{0x10de, 0x005e,      0,      0,       0,      0,      0,      0, "msi",        "k8n-neo3",    "MSI",         "MS-7135 (K8N Neo3)", w83627thf_gpio4_4_raise_4e},
865
	{0x1106, 0x3104, 0x1297, 0xa238,  0x1106, 0x3059, 0x1297, 0xc063, NULL,         NULL,          "Shuttle",     "AK38N",              it8705f_write_enable_2e},
Luc Verhaegen's avatar
Luc Verhaegen committed
866
	{0x1106, 0x3038, 0x0925, 0x1234,  0x1106, 0x3058, 0x15DD, 0x7609, NULL,         NULL,          "Soyo",        "SY-7VCA",            board_soyo_sy_7vca},
867 868 869
	{0x8086, 0x1076, 0x8086, 0x1176,  0x1106, 0x3059, 0x10f1, 0x2498, NULL,         NULL,          "Tyan",        "S2498 (Tomcat K7M)", board_asus_a7v8x_mx},
	{0x1106, 0x0314, 0x1106, 0xaa08,  0x1106, 0x3227, 0x1106, 0xAA08, NULL,         NULL,          "VIA",         "EPIA-CN",            board_via_epia_sp},
	{0x1106, 0x3177, 0x1106, 0xAA01,  0x1106, 0x3123, 0x1106, 0xAA01, NULL,         NULL,          "VIA",         "EPIA M/MII/...",     board_via_epia_m},
Jon Harrison's avatar
Jon Harrison committed
870
	{0x1106, 0x0259, 0x1106, 0x3227,  0x1106, 0x3065, 0x1106, 0x3149, "via",        "epia-n",      "VIA",         "EPIA-N/NL",          board_via_epia_n}, /* TODO: remove coreboot ids */
871 872
	{0x1106, 0x3227, 0x1106, 0xAA01,  0x1106, 0x0259, 0x1106, 0xAA01, NULL,         NULL,          "VIA",         "EPIA SP",            board_via_epia_sp},
	{0x1106, 0x5337, 0x1458, 0xb003,  0x1106, 0x287e, 0x1106, 0x337e, "via",        "pc3500g",     "VIA",         "PC3500G",            it87xx_probe_spi_flash},
873

874
	{     0,      0,      0,      0,       0,      0,      0,      0, NULL,         NULL,          NULL,          NULL,                 NULL}, /* end marker */
875 876
};

Uwe Hermann's avatar
Uwe Hermann committed
877 878 879 880 881 882
/* Please keep this list alphabetically ordered by vendor/board. */
const struct board_info boards_ok[] = {
	/* Verified working boards that don't need write-enables. */
	{ "Abit",		"AX8", },
	{ "Advantech",		"PCM-5820", },
	{ "ASI",		"MB-5BLMP", },
Uwe Hermann's avatar
Uwe Hermann committed
883
	{ "ASRock",		"A770CrossFire", },
884 885 886 887
	{ "ASUS",		"A7N8X Deluxe", },
	{ "ASUS",		"A7N8X-E Deluxe", },
	{ "ASUS",		"A7V400-MX", },
	{ "ASUS",		"A7V8X-MX", },
Uwe Hermann's avatar
Uwe Hermann committed
888 889
	{ "ASUS",		"A8N-E", },
	{ "ASUS",		"A8NE-FM/S", },
890
	{ "ASUS",		"A8N-SLI", },
Uwe Hermann's avatar
Uwe Hermann committed
891 892
	{ "ASUS",		"A8N-SLI Premium", },
	{ "ASUS",		"A8V-E Deluxe", },
893 894
	{ "ASUS",		"A8V-E SE", },
	{ "ASUS",		"M2A-MX", },
Uwe Hermann's avatar
Uwe Hermann committed
895 896
	{ "ASUS",		"M2A-VM", },
	{ "ASUS",		"M2N-E", },
897
	{ "ASUS",		"M2V", },
Uwe Hermann's avatar
Uwe Hermann committed
898 899 900
	{ "ASUS",		"P2B", },
	{ "ASUS",		"P2B-D", },
	{ "ASUS",		"P2B-DS", },
901
	{ "ASUS",		"P2B-F", },
Uwe Hermann's avatar
Uwe Hermann committed
902
	{ "ASUS",		"P2L97-S", },
903 904
	{ "ASUS",		"P5B-Deluxe", },
	{ "ASUS",		"P6T Deluxe V2", },
Uwe Hermann's avatar
Uwe Hermann committed
905 906 907 908
	{ "A-Trend",		"ATC-6220", },
	{ "BCOM",		"WinNET100", },
	{ "GIGABYTE",		"GA-6BXC", },
	{ "GIGABYTE",		"GA-6BXDU", },
909
	{ "GIGABYTE",		"GA-6ZMA", },
910
	{ "GIGABYTE",		"GA-7ZM", },
911
	{ "Intel",		"EP80759", },
912
	{ "Jetway",		"J7F4K1G5D-PB", },
Uwe Hermann's avatar
Uwe Hermann committed
913
	{ "MSI",		"MS-6570 (K7N2)", },
Uwe Hermann's avatar
Uwe Hermann committed
914
	{ "MSI",		"MS-7065", },
915
	{ "MSI",		"MS-7168 (Orion)", },
916
	{ "MSI",		"MS-7236 (945PL Neo3)", },
917
	{ "MSI",		"MS-7255 (P4M890M)", },
918
	{ "MSI",		"MS-7345 (P35 Neo2-FIR)", },
Uwe Hermann's avatar
Uwe Hermann committed
919 920 921 922 923
	{ "NEC",		"PowerMate 2000", },
	{ "PC Engines",		"Alix.1c", },
	{ "PC Engines",		"Alix.2c2", },
	{ "PC Engines",		"Alix.2c3", },
	{ "PC Engines",		"Alix.3c3", },
924
	{ "PC Engines",		"Alix.3d3", },
Uwe Hermann's avatar
Uwe Hermann committed
925 926
	{ "RCA",		"RM4100", },
	{ "Sun",		"Blade x6250", },
927
	{ "Supermicro",		"H8QC8", },
Uwe Hermann's avatar
Uwe Hermann committed
928 929
	{ "Thomson",		"IP1000", },
	{ "T-Online",		"S-100", },
930
	{ "Tyan",		"iS5375-1U", },
Uwe Hermann's avatar
Uwe Hermann committed
931 932 933 934
	{ "Tyan",		"S1846", },
	{ "Tyan",		"S2881", },
	{ "Tyan",		"S2882", },
	{ "Tyan",		"S2882-D", },
935 936 937
	{ "Tyan",		"S2891", },
	{ "Tyan",		"S2892", },
	{ "Tyan",		"S2895", },
Uwe Hermann's avatar
Uwe Hermann committed
938 939 940 941 942 943 944 945
	{ "Tyan",		"S3095", },
	{ "Tyan",		"S5180", },
	{ "Tyan",		"S5191", },
	{ "Tyan",		"S5197", },
	{ "Tyan",		"S5211", },
	{ "Tyan",		"S5211-1U", },
	{ "Tyan",		"S5220", },
	{ "Tyan",		"S5375", },
946
	{ "Tyan",		"S5376G2NR/S5376WAG2NR", },
Uwe Hermann's avatar
Uwe Hermann committed
947 948
	{ "Tyan",		"S5377", },
	{ "Tyan",		"S5397", },
949
	{ "VIA",		"EPIA-EX15000G", },
Uwe Hermann's avatar
Uwe Hermann committed
950
	{ "VIA",		"EPIA-LN", },
951
	{ "VIA",		"EPIA-NX15000G", },
Uwe Hermann's avatar
Uwe Hermann committed
952 953
	{ "VIA",		"NAB74X0", },
	{ "VIA",		"pc2500e", },
954
	{ "VIA",		"VB700X", },
Uwe Hermann's avatar
Uwe Hermann committed
955 956 957 958 959 960 961

	{},
};

/* Please keep this list alphabetically ordered by vendor/board. */
const struct board_info boards_bad[] = {
	/* Verified non-working boards (for now). */
962
	{ "Abit",		"IS-10", },
963
	{ "ASUS",		"M3N78 Pro", },
Uwe Hermann's avatar
Uwe Hermann committed
964 965 966
	{ "ASUS",		"MEW-AM", },
	{ "ASUS",		"MEW-VM", },
	{ "ASUS",		"P3B-F", },
967 968
	{ "ASUS",		"P5B", },
	{ "ASUS",		"P5BV-M", },
Uwe Hermann's avatar
Uwe Hermann committed
969
	{ "Biostar",		"M6TBA", },
970
	{ "Boser",		"HS-6637", },
971
	{ "DFI",		"855GME-MGF", },
Uwe Hermann's avatar
Uwe Hermann committed
972
	{ "FIC",		"VA-502", },
973
	{ "MSI",		"MS-6178", },
Uwe Hermann's avatar
Uwe Hermann committed
974 975 976 977 978
	{ "MSI",		"MS-7260 (K9N Neo)", },
	{ "PCCHIPS",		"M537DMA33", },
	{ "Soyo",		"SY-5VD", },
	{ "Sun",		"Fire x4150", },
	{ "Sun",		"Fire x4200", },
979
	{ "Sun",		"Fire x4540", },
Uwe Hermann's avatar
Uwe Hermann committed
980 981 982 983 984
	{ "Sun",		"Fire x4600", },

	{},
};

985 986 987 988 989 990 991 992 993 994
/* Please keep this list alphabetically ordered by vendor/board. */
const struct board_info laptops_ok[] = {
	/* Verified working laptops. */
	{ "Lenovo",		"3000 V100 TF05Cxx", },

	{},
};

/* Please keep this list alphabetically ordered by vendor/board. */
const struct board_info laptops_bad[] = {
995
	/* Verified non-working laptops (for now). */
996 997
	{ "Acer",		"Aspire One", },
	{ "Dell",		"Latitude CPi A366XT", },
Uwe Hermann's avatar
Uwe Hermann committed
998
	{ "HP/Compaq",		"nx9010", },
999 1000 1001 1002 1003 1004
	{ "IBM/Lenovo",		"Thinkpad T40p", },
	{ "IBM/Lenovo",		"240", },

	{},
};

Uwe Hermann's avatar
Uwe Hermann committed
1005
/**
Stefan Reinauer's avatar
Stefan Reinauer committed
1006
 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermann's avatar
Uwe Hermann committed
1007
 * Require main PCI IDs to match too as extra safety.
1008
 */
1009 1010
static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
							    const char *part)
1011
{
1012
	struct board_pciid_enable *board = board_pciid_enables;
1013
	struct board_pciid_enable *partmatch = NULL;
1014

1015
	for (; board->vendor_name; board++) {
1016 1017
		if (vendor && (!board->lb_vendor
			       || strcasecmp(board->lb_vendor, vendor)))
1018
			continue;
1019

1020
		if (!board->lb_part || strcasecmp(board->lb_part, part))
1021
			continue;
1022

1023 1024
		if (!pci_dev_find(board->first_vendor, board->first_device))
			continue;
1025

1026
		if (board->second_vendor &&
1027
		    !pci_dev_find(board->second_vendor, board->second_device))
1028
			continue;
1029 1030 1031 1032 1033 1034 1035 1036

		if (vendor)
			return board;

		if (partmatch) {
			/* a second entry has a matching part name */
			printf("AMBIGUOUS BOARD NAME: %s\n", part);
			printf("At least vendors '%s' and '%s' match.\n",
1037
			       partmatch->lb_vendor, board->lb_vendor);
1038 1039 1040 1041
			printf("Please use the full -m vendor:part syntax.\n");
			return NULL;
		}
		partmatch = board;
1042
	}
1043

1044 1045 1046
	if (partmatch)
		return partmatch;

1047
	printf("\nUnknown vendor:board from coreboot table or -m option: %s:%s\n\n", vendor, part);
1048
	return NULL;
1049 1050
}

Uwe Hermann's avatar
Uwe Hermann committed
1051 1052 1053
/**
 * Match boards on PCI IDs and subsystem IDs.
 * Second set of IDs can be main only or missing completely.
1054 1055 1056
 */
static struct board_pciid_enable *board_match_pci_card_ids(void)
{
1057 1058
	struct board_pciid_enable *board = board_pciid_enables;

1059
	for (; board->vendor_name; board++) {
1060 1061 1062 1063
		if (!board->first_card_vendor || !board->first_card_device)
			continue;

		if (!pci_card_find(board->first_vendor, board->first_device,
1064 1065
				   board->first_card_vendor,
				   board->first_card_device))
1066 1067 1068 1069 1070
			continue;

		if (board->second_vendor) {
			if (board->second_card_vendor) {
				if (!pci_card_find(board->second_vendor,
1071 1072 1073
						   board->second_device,
						   board->second_card_vendor,
						   board->second_card_device))
1074 1075 1076
					continue;
			} else {
				if (!pci_dev_find(board->second_vendor,
1077
						  board->second_device))
1078 1079 1080 1081 1082 1083 1084 1085
					continue;
			}
		}

		return board;
	}

	return NULL;
1086 1087
}

1088
int board_flash_enable(const char *vendor, const char *part)
1089
{
1090 1091
	struct board_pciid_enable *board = NULL;
	int ret = 0;
1092

1093
	if (part)
Stefan Reinauer's avatar
Stefan Reinauer committed
1094
		board = board_match_coreboot_name(vendor, part);
1095

1096 1097
	if (!board)
		board = board_match_pci_card_ids();
1098

1099
	if (board) {
1100 1101
		printf("Found board \"%s %s\", enabling flash write... ",
		       board->vendor_name, board->board_name);
1102

1103
		ret = board->enable(board->vendor_name);
1104
		if (ret)
1105
			printf("FAILED!\n");
1106 1107 1108
		else
			printf("OK.\n");
	}
1109

1110
	return ret;
1111
}