board_enable.c 28.3 KB
Newer Older
1
/*
2
 * This file is part of the flashrom project.
3
 *
4 5
 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
6
 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
7
 * Copyright (C) 2007 Carl-Daniel Hailfinger
8
 *
9 10 11
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
12
 *
13 14 15 16 17 18 19 20
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
21 22 23 24 25 26 27
 */

/*
 * Contains the board specific flash enables.
 */

#include <string.h>
28
#include <fcntl.h>
29 30
#include "flash.h"

Luc Verhaegen's avatar
Luc Verhaegen committed
31
/*
Uwe Hermann's avatar
Uwe Hermann committed
32
 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen's avatar
Luc Verhaegen committed
33 34
 */
/* Enter extended functions */
35
void w836xx_ext_enter(uint16_t port)
36
{
37 38
	OUTB(0x87, port);
	OUTB(0x87, port);
Luc Verhaegen's avatar
Luc Verhaegen committed
39
}
40

Luc Verhaegen's avatar
Luc Verhaegen committed
41
/* Leave extended functions */
42
void w836xx_ext_leave(uint16_t port)
Luc Verhaegen's avatar
Luc Verhaegen committed
43
{
44
	OUTB(0xAA, port);
Luc Verhaegen's avatar
Luc Verhaegen committed
45 46
}

47 48
/* Generic Super I/O helper functions */
uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen's avatar
Luc Verhaegen committed
49
{
50 51
	OUTB(reg, port);
	return INB(port + 1);
Luc Verhaegen's avatar
Luc Verhaegen committed
52 53
}

54
void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen's avatar
Luc Verhaegen committed
55
{
56 57
	OUTB(reg, port);
	OUTB(data, port + 1);
Luc Verhaegen's avatar
Luc Verhaegen committed
58 59
}

60
void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen's avatar
Luc Verhaegen committed
61
{
62
	uint8_t tmp;
Luc Verhaegen's avatar
Luc Verhaegen committed
63

64 65 66
	OUTB(reg, port);
	tmp = INB(port + 1) & ~mask;
	OUTB(tmp | (data & mask), port + 1);
67 68
}

Uwe Hermann's avatar
Uwe Hermann committed
69 70
/**
 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen's avatar
Luc Verhaegen committed
71 72
 *
 * Suited for:
Uwe Hermann's avatar
Uwe Hermann committed
73 74
 *  - Agami Aruma
 *  - IWILL DK8-HTX
75
 */
76
static int w83627hf_gpio24_raise(uint16_t port, const char *name)
77
{
78
	w836xx_ext_enter(port);
Luc Verhaegen's avatar
Luc Verhaegen committed
79

80
	/* Is this the W83627HF? */
81
	if (sio_read(port, 0x20) != 0x52) {	/* Super I/O device ID reg. */
Luc Verhaegen's avatar
Luc Verhaegen committed
82
		fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
83 84
			name, sio_read(port, 0x20));
		w836xx_ext_leave(port);
85 86 87
		return -1;
	}

Luc Verhaegen's avatar
Luc Verhaegen committed
88
	/* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
89
	sio_mask(port, 0x2B, 0x10, 0x10);
Luc Verhaegen's avatar
Luc Verhaegen committed
90

91
	/* Select logical device 8: GPIO port 2 */
92
	sio_write(port, 0x07, 0x08);
93

94 95 96 97
	sio_mask(port, 0x30, 0x01, 0x01);	/* Activate logical device. */
	sio_mask(port, 0xF0, 0x00, 0x10);	/* GPIO24 -> output */
	sio_mask(port, 0xF2, 0x00, 0x10);	/* Clear GPIO24 inversion */
	sio_mask(port, 0xF1, 0x10, 0x10);	/* Raise GPIO24 */
98

99
	w836xx_ext_leave(port);
100 101 102 103

	return 0;
}

104 105
static int w83627hf_gpio24_raise_2e(const char *name)
{
106
	return w83627hf_gpio24_raise(0x2e, name);
107 108 109 110 111 112
}

/**
 * Winbond W83627THF: GPIO 4, bit 4
 *
 * Suited for:
113
 *  - MSI K8T Neo2-F
114 115
 *  - MSI K8N-NEO3
 */
116
static int w83627thf_gpio4_4_raise(uint16_t port, const char *name)
117
{
118
	w836xx_ext_enter(port);
119 120

	/* Is this the W83627THF? */
121
	if (sio_read(port, 0x20) != 0x82) {	/* Super I/O device ID reg. */
122
		fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
123 124
			name, sio_read(port, 0x20));
		w836xx_ext_leave(port);
125 126 127 128 129
		return -1;
	}

	/* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */

130 131 132 133 134
	sio_write(port, 0x07, 0x09);      /* Select LDN 9: GPIO port 4 */
	sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
	sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
	sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
	sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
135

136
	w836xx_ext_leave(port);
137 138 139 140

	return 0;
}

141 142 143 144 145
static int w83627thf_gpio4_4_raise_2e(const char *name)
{
	return w83627thf_gpio4_4_raise(0x2e, name);
}

146 147
static int w83627thf_gpio4_4_raise_4e(const char *name)
{
148
	return w83627thf_gpio4_4_raise(0x4e, name);
149
}
150

Uwe Hermann's avatar
Uwe Hermann committed
151
/**
152
 * w83627: Enable MEMW# and set ROM size to max.
153
 */
154
static void w836xx_memw_enable(uint16_t port)
155
{
156 157
	w836xx_ext_enter(port);
	if (!(sio_read(port, 0x24) & 0x02)) {	/* Flash ROM enabled? */
158
		/* Enable MEMW# and set ROM size select to max. (4M). */
159
		sio_mask(port, 0x24, 0x28, 0x28);
160
	}
161
	w836xx_ext_leave(port);
162 163 164 165 166 167
}

/**
 * Common routine for several VT823x based boards.
 */
static void vt823x_set_all_writes_to_lpc(struct pci_dev *dev)
168
{
169 170
	uint8_t val;

171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
	/* All memory cycles, not just ROM ones, go to LPC. */
	val = pci_read_byte(dev, 0x59);
	val &= ~0x80;
	pci_write_byte(dev, 0x59, val);
}

/**
 * VT823x: Set one of the GPIO pins.
 */
static void vt823x_gpio_set(struct pci_dev *dev, uint8_t gpio, int raise)
{
	uint16_t base;
	uint8_t val, bit;

	if ((gpio < 12) || (gpio > 15)) {
		fprintf(stderr, "\nERROR: "
			"VT823x GPIO%02d is not implemented.\n", gpio);
		return;
189 190 191 192 193 194 195
	}

	/* GPIO12-15 -> output */
	val = pci_read_byte(dev, 0xE4);
	val |= 0x10;
	pci_write_byte(dev, 0xE4, val);

196 197 198 199 200
	/* Now raise/drop the GPIO line itself. */
	bit = 0x01 << (gpio - 8);

	/* We need the I/O Base Address for this board's flash enable. */
	base = pci_read_word(dev, 0x88) & 0xff80;
201

202
	val = INB(base + 0x4D);
203 204 205 206
	if (raise)
		val |= bit;
	else
		val &= ~bit;
207
	OUTB(val, base + 0x4D);
208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
}

/**
 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
 *
 * We don't need to do this when using coreboot, GPIO15 is never lowered there.
 */
static int board_via_epia_m(const char *name)
{
	struct pci_dev *dev;

	dev = pci_dev_find(0x1106, 0x3177);	/* VT8235 ISA bridge */
	if (!dev) {
		fprintf(stderr, "\nERROR: VT8235 ISA bridge not found.\n");
		return -1;
	}

	/* GPIO15 is connected to write protect. */
	vt823x_gpio_set(dev, 15, 1);
227 228

	return 0;
229 230
}

Uwe Hermann's avatar
Uwe Hermann committed
231
/**
232
 * Suited for:
Uwe Hermann's avatar
Uwe Hermann committed
233
 *   - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
234
 *   - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
235
 */
Luc Verhaegen's avatar
Luc Verhaegen committed
236
static int board_asus_a7v8x_mx(const char *name)
237
{
238
	struct pci_dev *dev;
239

240
	dev = pci_dev_find(0x1106, 0x3177);	/* VT8235 ISA bridge */
241 242
	if (!dev)
		dev = pci_dev_find(0x1106, 0x3227);	/* VT8237 ISA bridge */
243
	if (!dev) {
244
		fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
245 246
		return -1;
	}
247

248 249
	vt823x_set_all_writes_to_lpc(dev);
	w836xx_memw_enable(0x2E);
250

251
	return 0;
252 253
}

254
/**
255
 * Suited for VIAs EPIA SP and EPIA CN.
256 257 258 259 260 261 262 263 264 265 266
 */
static int board_via_epia_sp(const char *name)
{
	struct pci_dev *dev;

	dev = pci_dev_find(0x1106, 0x3227);	/* VT8237R ISA bridge */
	if (!dev) {
		fprintf(stderr, "\nERROR: VT8237R ISA bridge not found.\n");
		return -1;
	}

267 268 269 270 271 272
	vt823x_set_all_writes_to_lpc(dev);

	return 0;
}

/**
273
 * Suited for EPoX EP-8K5A2 and Albatron PM266A.
274 275 276 277 278 279 280 281 282 283 284 285
 */
static int board_epox_ep_8k5a2(const char *name)
{
	struct pci_dev *dev;

	dev = pci_dev_find(0x1106, 0x3177);	/* VT8235 ISA bridge */
	if (!dev) {
		fprintf(stderr, "\nERROR: VT8235 ISA bridge not found.\n");
		return -1;
	}

	w836xx_memw_enable(0x2E);
286 287 288 289

	return 0;
}

Uwe Hermann's avatar
Uwe Hermann committed
290
/**
291 292 293 294 295 296 297 298 299 300 301 302 303
 * Suited for ASUS P5A.
 *
 * This is rather nasty code, but there's no way to do this cleanly.
 * We're basically talking to some unknown device on SMBus, my guess
 * is that it is the Winbond W83781D that lives near the DIP BIOS.
 */
static int board_asus_p5a(const char *name)
{
	uint8_t tmp;
	int i;

#define ASUSP5A_LOOP 5000

304 305
	OUTB(0x00, 0xE807);
	OUTB(0xEF, 0xE803);
306

307
	OUTB(0xFF, 0xE800);
308 309

	for (i = 0; i < ASUSP5A_LOOP; i++) {
310 311
		OUTB(0xE1, 0xFF);
		if (INB(0xE800) & 0x04)
312 313 314 315 316 317 318 319
			break;
	}

	if (i == ASUSP5A_LOOP) {
		printf("%s: Unable to contact device.\n", name);
		return -1;
	}

320 321
	OUTB(0x20, 0xE801);
	OUTB(0x20, 0xE1);
322

323
	OUTB(0xFF, 0xE802);
324 325

	for (i = 0; i < ASUSP5A_LOOP; i++) {
326
		tmp = INB(0xE800);
327 328 329 330 331 332 333 334 335
		if (tmp & 0x70)
			break;
	}

	if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
		printf("%s: failed to read device.\n", name);
		return -1;
	}

336
	tmp = INB(0xE804);
337 338
	tmp &= ~0x02;

339 340
	OUTB(0x00, 0xE807);
	OUTB(0xEE, 0xE803);
341

342
	OUTB(tmp, 0xE804);
343

344 345
	OUTB(0xFF, 0xE800);
	OUTB(0xE1, 0xFF);
346

347 348
	OUTB(0x20, 0xE801);
	OUTB(0x20, 0xE1);
349

350
	OUTB(0xFF, 0xE802);
351 352

	for (i = 0; i < ASUSP5A_LOOP; i++) {
353
		tmp = INB(0xE800);
354 355 356 357 358 359 360 361 362 363 364 365
		if (tmp & 0x70)
			break;
	}

	if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
		printf("%s: failed to write to device.\n", name);
		return -1;
	}

	return 0;
}

366 367
static int board_ibm_x3455(const char *name)
{
368
	/* Set GPIO lines in the Broadcom HT-1000 southbridge. */
369 370
	/* It's not a superio but it uses the same index/data port method. */
	sio_mask(0xcd6, 0x45, 0x20, 0x20);
371 372 373 374

	return 0;
}

375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
/**
 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
 */
static int board_ga_k8n_sli(const char *name)
{
	struct pci_dev *dev;
	uint32_t base;
	uint8_t tmp;

	dev = pci_dev_find(0x10DE, 0x0050);	/* NVIDIA CK804 LPC */
	if (!dev) {
		fprintf(stderr, "\nERROR: NVIDIA LPC bridge not found.\n");
		return -1;
	}

	base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */

	/* if anyone knows more about nvidia lpcs, feel free to explain this */
393
	tmp = INB(base + 0xE1);
394
	tmp |= 0x05;
395
	OUTB(tmp, base + 0xE1);
396 397 398 399

	return 0;
}

400 401 402
static int board_hp_dl145_g3_enable(const char *name)
{
	/* Set GPIO lines in the Broadcom HT-1000 southbridge. */
403
	/* GPIO 0 reg from PM regs */
404
	/* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
405 406
	/* It's not a superio but it uses the same index/data port method. */
	sio_mask(0xcd6, 0x44, 0x24, 0x24);
407 408 409 410

	return 0;
}

411 412 413 414 415 416 417 418
/**
 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
 */
static int board_epox_ep_bx3(const char *name)
{
	uint8_t tmp;

	/* Raise GPIO22. */
419 420
	tmp = INB(0x4036);
	OUTB(tmp, 0xEB);
421 422 423

	tmp |= 0x40;

424 425
	OUTB(tmp, 0x4036);
	OUTB(tmp, 0xEB);
426 427 428 429

	return 0;
}

430
/**
431
 * Suited for Acorp 6A815EPD.
432 433 434 435 436 437 438
 */
static int board_acorp_6a815epd(const char *name)
{
	struct pci_dev *dev;
	uint16_t port;
	uint8_t val;

439
	dev = pci_dev_find(0x8086, 0x2440);	/* Intel ICH2 LPC */
440 441 442 443 444 445
	if (!dev) {
		fprintf(stderr, "\nERROR: ICH2 LPC bridge not found.\n");
		return -1;
	}

	/* Use GPIOBASE register to find where the GPIO is mapped. */
446
	port = (pci_read_word(dev, 0x58) & 0xFFC0) + 0xE;
447

448
	val = INB(port);
449 450
	val |= 0x80;		/* Top Block Lock -- pin 8 of PLCC32 */
	val |= 0x40;		/* Lower Blocks Lock -- pin 7 of PLCC32 */
451
	OUTB(val, port);
452 453 454 455

	return 0;
}

456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
/**
 * Suited for Artec Group DBE61 and DBE62.
 */
static int board_artecgroup_dbe6x(const char *name)
{
#define DBE6x_MSR_DIVIL_BALL_OPTS	0x51400015
#define DBE6x_PRI_BOOT_LOC_SHIFT	(2)
#define DBE6x_BOOT_OP_LATCHED_SHIFT	(8)
#define DBE6x_SEC_BOOT_LOC_SHIFT	(10)
#define DBE6x_PRI_BOOT_LOC		(3 << DBE6x_PRI_BOOT_LOC_SHIFT)
#define DBE6x_BOOT_OP_LATCHED		(3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
#define DBE6x_SEC_BOOT_LOC		(3 << DBE6x_SEC_BOOT_LOC_SHIFT)
#define DBE6x_BOOT_LOC_FLASH		(2)
#define DBE6x_BOOT_LOC_FWHUB		(3)

	unsigned long msr[2];
	int msr_fd;
	unsigned long boot_loc;

	msr_fd = open("/dev/cpu/0/msr", O_RDWR);
	if (msr_fd == -1) {
		perror("open /dev/cpu/0/msr");
		return -1;
	}

	if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
		perror("lseek");
		close(msr_fd);
		return -1;
	}

487
	if (read(msr_fd, (void *)msr, 8) != 8) {
488 489 490 491 492 493 494 495 496 497 498 499 500
		perror("read");
		close(msr_fd);
		return -1;
	}

	if ((msr[0] & (DBE6x_BOOT_OP_LATCHED)) ==
	    (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
		boot_loc = DBE6x_BOOT_LOC_FWHUB;
	else
		boot_loc = DBE6x_BOOT_LOC_FLASH;

	msr[0] &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
	msr[0] |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
501
		   (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
502 503 504 505 506 507 508

	if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
		perror("lseek");
		close(msr_fd);
		return -1;
	}

509
	if (write(msr_fd, (void *)msr, 8) != 8) {
510 511 512 513 514 515 516 517 518
		perror("write");
		close(msr_fd);
		return -1;
	}

	close(msr_fd);
	return 0;
}

519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539
/**
 * Set the specified GPIO on the specified ICHx southbridge to high.
 *
 * @param name The name of this board.
 * @param ich_vendor PCI vendor ID of the specified ICHx southbridge.
 * @param ich_device PCI device ID of the specified ICHx southbridge.
 * @param gpiobase_reg GPIOBASE register offset in the LPC bridge.
 * @param gp_lvl Offset of GP_LVL register in I/O space, relative to GPIOBASE.
 * @param gp_lvl_bitmask GP_LVL bitmask (set GPIO bits to 1, all others to 0).
 * @param gpio_bit The bit (GPIO) which shall be set to high.
 * @return If the write-enable was successful return 0, otherwise return -1.
 */
static int ich_gpio_raise(const char *name, uint16_t ich_vendor,
			  uint16_t ich_device, uint8_t gpiobase_reg,
			  uint8_t gp_lvl, uint32_t gp_lvl_bitmask,
			  unsigned int gpio_bit)
{
	struct pci_dev *dev;
	uint16_t gpiobar;
	uint32_t reg32;

540
	dev = pci_dev_find(ich_vendor, ich_device);	/* Intel ICHx LPC */
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565
	if (!dev) {
		fprintf(stderr, "\nERROR: ICHx LPC dev %4x:%4x not found.\n",
			ich_vendor, ich_device);
		return -1;
	}

	/* Use GPIOBASE register to find the I/O space for GPIO. */
	gpiobar = pci_read_word(dev, gpiobase_reg) & gp_lvl_bitmask;

	/* Set specified GPIO to high. */
	reg32 = INL(gpiobar + gp_lvl);
	reg32 |= (1 << gpio_bit);
	OUTL(reg32, gpiobar + gp_lvl);

	return 0;
}

/**
 * Suited for ASUS P4B266.
 */
static int ich2_gpio22_raise(const char *name)
{
	return ich_gpio_raise(name, 0x8086, 0x2440, 0x58, 0x0c, 0xffc0, 22);
}

Peter Stuge's avatar
Peter Stuge committed
566 567 568 569 570 571 572 573
/**
 * Suited for MSI MS-7046.
 */
static int ich6_gpio19_raise(const char *name)
{
	return ich_gpio_raise(name, 0x8086, 0x2640, 0x48, 0x0c, 0xffc0, 19);
}

574 575 576 577 578 579 580 581
static int board_kontron_986lcd_m(const char *name)
{
	struct pci_dev *dev;
	uint16_t gpiobar;
	uint32_t val;

#define ICH7_GPIO_LVL2 0x38

582
	dev = pci_dev_find(0x8086, 0x27b8);	/* Intel ICH7 LPC */
583 584 585 586 587 588 589 590 591
	if (!dev) {
		// This will never happen on this board
		fprintf(stderr, "\nERROR: ICH7 LPC bridge not found.\n");
		return -1;
	}

	/* Use GPIOBASE register to find where the GPIO is mapped. */
	gpiobar = pci_read_word(dev, 0x48) & 0xfffc;

592
	val = INL(gpiobar + ICH7_GPIO_LVL2);	/* GP_LVL2 */
593 594 595 596 597 598 599 600 601 602 603 604
	printf_debug("\nGPIOBAR=0x%04x GP_LVL: 0x%08x\n", gpiobar, val);

	/* bit 2 (0x04) = 0 #TBL --> bootblock locking = 1
	 * bit 2 (0x04) = 1 #TBL --> bootblock locking = 0
	 * bit 3 (0x08) = 0 #WP --> block locking = 1
	 * bit 3 (0x08) = 1 #WP --> block locking = 0
	 *
	 * To enable full block locking, you would do:
	 *     val &= ~ ((1 << 2) | (1 << 3));
	 */
	val |= (1 << 2) | (1 << 3);

605
	OUTL(val, gpiobar + ICH7_GPIO_LVL2);
606 607 608 609

	return 0;
}

610 611 612
/**
 * Suited for:
 *   - BioStar P4M80-M4: Intel P4 + VIA P4M800 + VT8237
613
 *   - GIGABYTE GA-7VT600: AMD K7 + VIA KT600 + VT8237
614 615 616 617
 */
static int board_biostar_p4m80_m4(const char *name)
{
	/* enter IT87xx conf mode */
618
	enter_conf_mode_ite(0x2e);
619 620

	/* select right flash chip */
621
	sio_mask(0x2e, 0x22, 0x80, 0x80);
622 623 624 625

	/* bit 3: flash chip write enable
	 * bit 7: map flash chip at 1MB-128K (why though? ignoring this.)
	 */
626
	sio_mask(0x2e, 0x24, 0x04, 0x04);
627 628

	/* exit IT87xx conf mode */
629
	exit_conf_mode_ite(0x2e);
630 631 632 633

	return 0;
}

Sean Nelson's avatar
Sean Nelson committed
634 635 636 637 638
/**
 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
 *
 * Suited for:
 *   - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
639
 *   - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
Sean Nelson's avatar
Sean Nelson committed
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
 *   - MSI KT3 Ultra2: AMD K7 + VIA KT333 + VT8235
 */
static int board_msi_kt4v(const char *name)
{
	struct pci_dev *dev;
	uint8_t val;

	dev = pci_dev_find(0x1106, 0x3177);	/* VT8235 ISA bridge */
	if (!dev) {
		fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
		return -1;
	}

	val = pci_read_byte(dev, 0x59);
	val &= 0x0c;
	pci_write_byte(dev, 0x59, val);

657 658
	vt823x_gpio_set(dev, 12, 1);
	w836xx_memw_enable(0x2E);
Sean Nelson's avatar
Sean Nelson committed
659 660 661 662

	return 0;
}

Luc Verhaegen's avatar
Luc Verhaegen committed
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694
/**
 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
 */
static int board_soyo_sy_7vca(const char *name)
{
    	struct pci_dev *dev;
	uint32_t base;
	uint8_t tmp;

	/* VT82C686 Power management */
	dev = pci_dev_find(0x1106, 0x3057);
	if (!dev) {
		fprintf(stderr, "\nERROR: VT82C686 PM device not found.\n");
		return -1;
	}

	/* GPO0 output from PM IO base + 0x4C */
	tmp = pci_read_byte(dev, 0x54);
	tmp &= ~0x03;
	pci_write_byte(dev, 0x54, tmp);

	/* PM IO base */
	base = pci_read_long(dev, 0x48) & 0x0000FF00;

	/* Drop GPO0 */
	tmp = INB(base + 0x4C);
	tmp &= ~0x01;
	OUTB(tmp, base + 0x4C);

	return 0;
}

Uwe Hermann's avatar
Uwe Hermann committed
695 696 697 698 699
/**
 * We use 2 sets of IDs here, you're free to choose which is which. This
 * is to provide a very high degree of certainty when matching a board on
 * the basis of subsystem/card IDs. As not every vendor handles
 * subsystem/card IDs in a sane manner.
700
 *
701 702 703 704
 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
 * NULLed if they don't identify the board fully. But please take care to
 * provide an as complete set of pci ids as possible; autodetection is the
 * preferred behaviour and we would like to make sure that matches are unique.
705
 *
706 707 708 709 710 711 712
 * The coreboot ids are used two fold. When running with a coreboot firmware,
 * the ids uniquely matches the coreboot board identification string. When a
 * legacy bios is installed and when autodetection is not possible, these ids
 * can be used to identify the board through the -m command line argument.
 *
 * When a board is identified through its coreboot ids (in both cases), the
 * main pci ids are still required to match, as a safeguard.
713 714
 */

715
/* Please keep this list alphabetically ordered by vendor/board name. */
716
struct board_pciid_enable board_pciid_enables[] = {
717 718
	/* first pci-id set [4],          second pci-id set [4],          coreboot id [2],             vendor name    board name            flash enable */
	{0x8086, 0x1130,      0,      0,  0x105a, 0x0d30, 0x105a, 0x4d33, "acorp",      "6a815epd",    "Acorp",       "6A815EPD",           board_acorp_6a815epd},
719
	{0x1022, 0x746B, 0x1022, 0x36C0,       0,      0,      0,      0, "AGAMI",      "ARUMA",       "agami",       "Aruma",              w83627hf_gpio24_raise_2e},
720
	{0x1106, 0x3177, 0x17F2, 0x3177,  0x1106, 0x3148, 0x17F2, 0x3148, NULL,         NULL,          "Albatron",    "PM266A",             board_epox_ep_8k5a2},
721 722 723 724 725 726 727 728 729 730
	{0x1022, 0x2090,      0,      0,  0x1022, 0x2080,      0,      0, "artecgroup", "dbe61",       "Artec Group", "DBE61",              board_artecgroup_dbe6x},
	{0x1022, 0x2090,      0,      0,  0x1022, 0x2080,      0,      0, "artecgroup", "dbe62",       "Artec Group", "DBE62",              board_artecgroup_dbe6x},
	{0x1106, 0x3177, 0x1043, 0x80A1,  0x1106, 0x3205, 0x1043, 0x8118, NULL,         NULL,          "ASUS",        "A7V8-MX SE",         board_asus_a7v8x_mx},
	{0x8086, 0x1a30, 0x1043, 0x8070,  0x8086, 0x244b, 0x1043, 0x8028, NULL,         NULL,          "ASUS",        "P4B266",             ich2_gpio22_raise},
	{0x10B9, 0x1541,      0,      0,  0x10B9, 0x1533,      0,      0, "asus",       "p5a",         "ASUS",        "P5A",                board_asus_p5a},
	{0x1106, 0x3149, 0x1565, 0x3206,  0x1106, 0x3344, 0x1565, 0x1202, NULL,         NULL,          "BioStar",     "P4M80-M4",           board_biostar_p4m80_m4},
	{0x1106, 0x3177, 0x1106, 0x3177,  0x1106, 0x3059, 0x1695, 0x3005, NULL,         NULL,          "EPoX",        "EP-8K5A2",           board_epox_ep_8k5a2},
	{0x8086, 0x7110,      0,      0,  0x8086, 0x7190,      0,      0, "epox",       "ep-bx3",      "EPoX",        "EP-BX3",             board_epox_ep_bx3},
	{0x1039, 0x0761,      0,      0,       0,      0,      0,      0, "gigabyte",   "2761gxdk",    "GIGABYTE",    "GA-2761GXDK",        it87xx_probe_spi_flash},
	{0x1106, 0x3227, 0x1458, 0x5001,  0x10ec, 0x8139, 0x1458, 0xe000, NULL,         NULL,          "GIGABYTE",    "GA-7VT600",          board_biostar_p4m80_m4},
731
	{0x10DE, 0x0050, 0x1458, 0x0C11,  0x10DE, 0x005e, 0x1458, 0x5000, NULL,         NULL,          "GIGABYTE",    "GA-K8N-SLI",         board_ga_k8n_sli},
732 733
	{0x10de, 0x0360,      0,      0,       0,      0,      0,      0, "gigabyte",   "m57sli",      "GIGABYTE",    "GA-M57SLI-S4",       it87xx_probe_spi_flash},
	{0x10de, 0x03e0,      0,      0,       0,      0,      0,      0, "gigabyte",   "m61p",        "GIGABYTE",    "GA-M61P-S3",         it87xx_probe_spi_flash},
734 735
	{0x1002, 0x4398, 0x1458, 0x5004,  0x1002, 0x4391, 0x1458, 0xb000, NULL,         NULL,          "GIGABYTE",    "GA-MA78G-DS3H",      it87xx_probe_spi_flash},
	{0x1002, 0x4398, 0x1458, 0x5004,  0x1002, 0x4391, 0x1458, 0xb002, NULL,         NULL,          "GIGABYTE",    "GA-MA78GM-S2H",      it87xx_probe_spi_flash},
736
	/* SB600 LPC, RD790 North. Neither are specific to the GA-MA790FX-DQ6. The coreboot ID is here to be able to trigger the board enable more easily. */
737 738 739 740 741 742 743 744
	{0x1002, 0x438d, 0x1458, 0x5001,  0x1002, 0x5956, 0x1002, 0x5956, "gigabyte",   "ma790fx-dq6", "GIGABYTE",    "GA-MA790FX-DQ6",     it87xx_probe_spi_flash},
	{0x1166, 0x0223, 0x103c, 0x320d,  0x102b, 0x0522, 0x103c, 0x31fa, "hp",         "dl145_g3",    "HP",          "DL145 G3",           board_hp_dl145_g3_enable},
	{0x1166, 0x0205, 0x1014, 0x0347,       0,      0,      0,      0, "ibm",        "x3455",       "IBM",         "x3455",              board_ibm_x3455},
	{0x1039, 0x5513, 0x8086, 0xd61f,  0x1039, 0x6330, 0x8086, 0xd61f, NULL,         NULL,          "Intel",       "D201GLY",            wbsio_check_for_spi},
	{0x1022, 0x7468,      0,      0,       0,      0,      0,      0, "iwill",      "dk8_htx",     "IWILL",       "DK8-HTX",            w83627hf_gpio24_raise_2e},
	/* Note: There are >= 2 version of the Kontron 986LCD-M/mITX! */
	{0x8086, 0x27b8,      0,      0,       0,      0,      0,      0, "kontron",    "986lcd-m",    "Kontron",     "986LCD-M",           board_kontron_986lcd_m},
	{0x10ec, 0x8168, 0x10ec, 0x8168,  0x104c, 0x8023, 0x104c, 0x8019, "kontron",    "986lcd-m",    "Kontron",     "986LCD-M",           board_kontron_986lcd_m},
Uwe Hermann's avatar
Uwe Hermann committed
745 746 747 748
	{0x10de, 0x005e,      0,      0,       0,      0,      0,      0, "msi",        "k8n-neo3",    "MSI",         "MS-7135 (K8N Neo3)", w83627thf_gpio4_4_raise_4e},
	{0x1106, 0x3149, 0x1462, 0x7094,  0x10ec, 0x8167, 0x1462, 0x094c, NULL,         NULL,          "MSI",         "MS-6702E (K8T Neo2-F)",w83627thf_gpio4_4_raise_2e},
	{0x1106, 0x0571, 0x1462, 0x7120,       0,      0,      0,      0, "msi",        "kt4v",        "MSI",         "MS-6712 (KT4V)",     board_msi_kt4v},
	{0x13f6, 0x0111, 0x1462, 0x5900,  0x1106, 0x3177, 0x1106,      0, "msi",        "kt4ultra",    "MSI",         "MS-6590 (KT4 Ultra)",board_msi_kt4v},
749
	{0x8086, 0x2658, 0x1462, 0x7046,  0x1106, 0x3044, 0x1462, 0x046d, NULL,         NULL,          "MSI",         "MS-7046",            ich6_gpio19_raise},
Luc Verhaegen's avatar
Luc Verhaegen committed
750
	{0x1106, 0x3038, 0x0925, 0x1234,  0x1106, 0x3058, 0x15DD, 0x7609, NULL,         NULL,          "Soyo",        "SY-7VCA",            board_soyo_sy_7vca},
751 752 753 754 755 756
	{0x8086, 0x1076, 0x8086, 0x1176,  0x1106, 0x3059, 0x10f1, 0x2498, NULL,         NULL,          "Tyan",        "S2498 (Tomcat K7M)", board_asus_a7v8x_mx},
	{0x1106, 0x0314, 0x1106, 0xaa08,  0x1106, 0x3227, 0x1106, 0xAA08, NULL,         NULL,          "VIA",         "EPIA-CN",            board_via_epia_sp},
	{0x1106, 0x3177, 0x1106, 0xAA01,  0x1106, 0x3123, 0x1106, 0xAA01, NULL,         NULL,          "VIA",         "EPIA M/MII/...",     board_via_epia_m},
	{0x1106, 0x3227, 0x1106, 0xAA01,  0x1106, 0x0259, 0x1106, 0xAA01, NULL,         NULL,          "VIA",         "EPIA SP",            board_via_epia_sp},
	{0x1106, 0x5337, 0x1458, 0xb003,  0x1106, 0x287e, 0x1106, 0x337e, "via",        "pc3500g",     "VIA",         "PC3500G",            it87xx_probe_spi_flash},
	{     0,      0,      0,      0,       0,      0,      0,      0, NULL,         NULL,          NULL,          NULL,                 NULL}, /* end marker */
757 758
};

Uwe Hermann's avatar
Uwe Hermann committed
759 760 761 762 763 764
/* Please keep this list alphabetically ordered by vendor/board. */
const struct board_info boards_ok[] = {
	/* Verified working boards that don't need write-enables. */
	{ "Abit",		"AX8", },
	{ "Advantech",		"PCM-5820", },
	{ "ASI",		"MB-5BLMP", },
765 766 767 768
	{ "ASUS",		"A7N8X Deluxe", },
	{ "ASUS",		"A7N8X-E Deluxe", },
	{ "ASUS",		"A7V400-MX", },
	{ "ASUS",		"A7V8X-MX", },
Uwe Hermann's avatar
Uwe Hermann committed
769 770
	{ "ASUS",		"A8N-E", },
	{ "ASUS",		"A8NE-FM/S", },
771
	{ "ASUS",		"A8N-SLI", },
Uwe Hermann's avatar
Uwe Hermann committed
772 773
	{ "ASUS",		"A8N-SLI Premium", },
	{ "ASUS",		"A8V-E Deluxe", },
774 775
	{ "ASUS",		"A8V-E SE", },
	{ "ASUS",		"M2A-MX", },
Uwe Hermann's avatar
Uwe Hermann committed
776 777
	{ "ASUS",		"M2A-VM", },
	{ "ASUS",		"M2N-E", },
778
	{ "ASUS",		"M2V", },
Uwe Hermann's avatar
Uwe Hermann committed
779 780 781
	{ "ASUS",		"P2B", },
	{ "ASUS",		"P2B-D", },
	{ "ASUS",		"P2B-DS", },
782
	{ "ASUS",		"P2B-F", },
Uwe Hermann's avatar
Uwe Hermann committed
783
	{ "ASUS",		"P2L97-S", },
784 785
	{ "ASUS",		"P5B-Deluxe", },
	{ "ASUS",		"P6T Deluxe V2", },
Uwe Hermann's avatar
Uwe Hermann committed
786 787 788 789
	{ "A-Trend",		"ATC-6220", },
	{ "BCOM",		"WinNET100", },
	{ "GIGABYTE",		"GA-6BXC", },
	{ "GIGABYTE",		"GA-6BXDU", },
790 791
	{ "GIGABYTE",		"GA-6ZMA", },
	{ "Intel",		"EP80759", },
792
	{ "Jetway",		"J7F4K1G5D-PB", },
Uwe Hermann's avatar
Uwe Hermann committed
793
	{ "MSI",		"MS-6570 (K7N2)", },
Uwe Hermann's avatar
Uwe Hermann committed
794
	{ "MSI",		"MS-7065", },
795
	{ "MSI",		"MS-7168 (Orion)", },
796
	{ "MSI",		"MS-7236 (945PL Neo3)", },
797
	{ "MSI",		"MS-7255 (P4M890M)", },
798
	{ "MSI",		"MS-7345 (P35 Neo2-FIR)", },
Uwe Hermann's avatar
Uwe Hermann committed
799 800 801 802 803
	{ "NEC",		"PowerMate 2000", },
	{ "PC Engines",		"Alix.1c", },
	{ "PC Engines",		"Alix.2c2", },
	{ "PC Engines",		"Alix.2c3", },
	{ "PC Engines",		"Alix.3c3", },
804
	{ "PC Engines",		"Alix.3d3", },
Uwe Hermann's avatar
Uwe Hermann committed
805 806
	{ "RCA",		"RM4100", },
	{ "Sun",		"Blade x6250", },
807
	{ "Supermicro",		"H8QC8", },
Uwe Hermann's avatar
Uwe Hermann committed
808 809
	{ "Thomson",		"IP1000", },
	{ "T-Online",		"S-100", },
810
	{ "Tyan",		"iS5375-1U", },
Uwe Hermann's avatar
Uwe Hermann committed
811 812 813 814
	{ "Tyan",		"S1846", },
	{ "Tyan",		"S2881", },
	{ "Tyan",		"S2882", },
	{ "Tyan",		"S2882-D", },
815 816 817
	{ "Tyan",		"S2891", },
	{ "Tyan",		"S2892", },
	{ "Tyan",		"S2895", },
Uwe Hermann's avatar
Uwe Hermann committed
818 819 820 821 822 823 824 825
	{ "Tyan",		"S3095", },
	{ "Tyan",		"S5180", },
	{ "Tyan",		"S5191", },
	{ "Tyan",		"S5197", },
	{ "Tyan",		"S5211", },
	{ "Tyan",		"S5211-1U", },
	{ "Tyan",		"S5220", },
	{ "Tyan",		"S5375", },
826
	{ "Tyan",		"S5376G2NR/S5376WAG2NR", },
Uwe Hermann's avatar
Uwe Hermann committed
827 828 829 830 831
	{ "Tyan",		"S5377", },
	{ "Tyan",		"S5397", },
	{ "VIA",		"EPIA-LN", },
	{ "VIA",		"NAB74X0", },
	{ "VIA",		"pc2500e", },
832
	{ "VIA",		"VB700X", },
Uwe Hermann's avatar
Uwe Hermann committed
833 834 835 836 837 838 839

	{},
};

/* Please keep this list alphabetically ordered by vendor/board. */
const struct board_info boards_bad[] = {
	/* Verified non-working boards (for now). */
840
	{ "Abit",		"IS-10", },
841
	{ "ASUS",		"M3N78 Pro", },
Uwe Hermann's avatar
Uwe Hermann committed
842 843 844
	{ "ASUS",		"MEW-AM", },
	{ "ASUS",		"MEW-VM", },
	{ "ASUS",		"P3B-F", },
845 846
	{ "ASUS",		"P5B", },
	{ "ASUS",		"P5BV-M", },
Uwe Hermann's avatar
Uwe Hermann committed
847
	{ "Biostar",		"M6TBA", },
848
	{ "Boser",		"HS-6637", },
849
	{ "DFI",		"855GME-MGF", },
Uwe Hermann's avatar
Uwe Hermann committed
850
	{ "FIC",		"VA-502", },
851
	{ "MSI",		"MS-6178", },
Uwe Hermann's avatar
Uwe Hermann committed
852 853 854 855 856
	{ "MSI",		"MS-7260 (K9N Neo)", },
	{ "PCCHIPS",		"M537DMA33", },
	{ "Soyo",		"SY-5VD", },
	{ "Sun",		"Fire x4150", },
	{ "Sun",		"Fire x4200", },
857
	{ "Sun",		"Fire x4540", },
Uwe Hermann's avatar
Uwe Hermann committed
858 859 860 861 862
	{ "Sun",		"Fire x4600", },

	{},
};

863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
/* Please keep this list alphabetically ordered by vendor/board. */
const struct board_info laptops_ok[] = {
	/* Verified working laptops. */
	{ "Lenovo",		"3000 V100 TF05Cxx", },

	{},
};

/* Please keep this list alphabetically ordered by vendor/board. */
const struct board_info laptops_bad[] = {
	/* Verified non-working boards (for now). */
	{ "Acer",		"Aspire One", },
	{ "Dell",		"Latitude CPi A366XT", },
	{ "IBM/Lenovo",		"Thinkpad T40p", },
	{ "IBM/Lenovo",		"240", },

	{},
};

Uwe Hermann's avatar
Uwe Hermann committed
882
/**
Stefan Reinauer's avatar
Stefan Reinauer committed
883
 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermann's avatar
Uwe Hermann committed
884
 * Require main PCI IDs to match too as extra safety.
885
 */
886 887
static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
							    const char *part)
888
{
889
	struct board_pciid_enable *board = board_pciid_enables;
890
	struct board_pciid_enable *partmatch = NULL;
891

892
	for (; board->vendor_name; board++) {
893 894
		if (vendor && (!board->lb_vendor
			       || strcasecmp(board->lb_vendor, vendor)))
895
			continue;
896

897
		if (!board->lb_part || strcasecmp(board->lb_part, part))
898
			continue;
899

900 901
		if (!pci_dev_find(board->first_vendor, board->first_device))
			continue;
902

903
		if (board->second_vendor &&
904
		    !pci_dev_find(board->second_vendor, board->second_device))
905
			continue;
906 907 908 909 910 911 912 913

		if (vendor)
			return board;

		if (partmatch) {
			/* a second entry has a matching part name */
			printf("AMBIGUOUS BOARD NAME: %s\n", part);
			printf("At least vendors '%s' and '%s' match.\n",
914
			       partmatch->lb_vendor, board->lb_vendor);
915 916 917 918
			printf("Please use the full -m vendor:part syntax.\n");
			return NULL;
		}
		partmatch = board;
919
	}
920

921 922 923
	if (partmatch)
		return partmatch;

924
	printf("\nUnknown vendor:board from coreboot table or -m option: %s:%s\n\n", vendor, part);
925
	return NULL;
926 927
}

Uwe Hermann's avatar
Uwe Hermann committed
928 929 930
/**
 * Match boards on PCI IDs and subsystem IDs.
 * Second set of IDs can be main only or missing completely.
931 932 933
 */
static struct board_pciid_enable *board_match_pci_card_ids(void)
{
934 935
	struct board_pciid_enable *board = board_pciid_enables;

936
	for (; board->vendor_name; board++) {
937 938 939 940
		if (!board->first_card_vendor || !board->first_card_device)
			continue;

		if (!pci_card_find(board->first_vendor, board->first_device,
941 942
				   board->first_card_vendor,
				   board->first_card_device))
943 944 945 946 947
			continue;

		if (board->second_vendor) {
			if (board->second_card_vendor) {
				if (!pci_card_find(board->second_vendor,
948 949 950
						   board->second_device,
						   board->second_card_vendor,
						   board->second_card_device))
951 952 953
					continue;
			} else {
				if (!pci_dev_find(board->second_vendor,
954
						  board->second_device))
955 956 957 958 959 960 961 962
					continue;
			}
		}

		return board;
	}

	return NULL;
963 964
}

965
int board_flash_enable(const char *vendor, const char *part)
966
{
967 968
	struct board_pciid_enable *board = NULL;
	int ret = 0;
969

970
	if (part)
Stefan Reinauer's avatar
Stefan Reinauer committed
971
		board = board_match_coreboot_name(vendor, part);
972

973 974
	if (!board)
		board = board_match_pci_card_ids();
975

976
	if (board) {
977 978
		printf("Found board \"%s %s\", enabling flash write... ",
		       board->vendor_name, board->board_name);
979

980
		ret = board->enable(board->vendor_name);
981
		if (ret)
982
			printf("FAILED!\n");
983 984 985
		else
			printf("OK.\n");
	}
986

987
	return ret;
988
}