spi.c 8.89 KB
Newer Older
1 2 3
/*
 * This file is part of the flashrom project.
 *
4
 * Copyright (C) 2007, 2008 Carl-Daniel Hailfinger
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
 */

/*
 * Contains the generic SPI framework
 */

#include <stdio.h>
#include <pci/pci.h>
#include <stdint.h>
#include <string.h>
#include "flash.h"
29
#include "spi.h"
30 31


32
void spi_prettyprint_status_register(struct flashchip *flash);
33

34
int spi_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr)
35 36
{
	if (it8716f_flashport)
37
		return it8716f_spi_command(writecnt, readcnt, writearr, readarr);
38
	printf_debug("%s called, but no SPI chipset detected\n", __FUNCTION__);
39 40 41
	return 1;
}

42
static int spi_rdid(unsigned char *readarr)
43
{
44
	const unsigned char cmd[JEDEC_RDID_OUTSIZE] = {JEDEC_RDID};
45

46
	if (spi_command(JEDEC_RDID_OUTSIZE, JEDEC_RDID_INSIZE, cmd, readarr))
47
		return 1;
48
	printf_debug("RDID returned %02x %02x %02x.\n", readarr[0], readarr[1], readarr[2]);
49 50 51
	return 0;
}

52
void spi_write_enable()
53
{
54
	const unsigned char cmd[JEDEC_WREN_OUTSIZE] = {JEDEC_WREN};
55 56

	/* Send WREN (Write Enable) */
57
	spi_command(JEDEC_WREN_OUTSIZE, JEDEC_WREN_INSIZE, cmd, NULL);
58 59
}

60
void spi_write_disable()
61
{
62
	const unsigned char cmd[JEDEC_WRDI_OUTSIZE] = {JEDEC_WRDI};
63 64

	/* Send WRDI (Write Disable) */
65
	spi_command(JEDEC_WRDI_OUTSIZE, JEDEC_WRDI_INSIZE, cmd, NULL);
66 67
}

68 69 70
int probe_spi(struct flashchip *flash)
{
	unsigned char readarr[3];
71 72
	uint32_t manuf_id;
	uint32_t model_id;
73
	if (!spi_rdid(readarr)) {
74 75 76 77 78 79 80 81
		/* Check if this is a continuation vendor ID */
		if (readarr[0] == 0x7f) {
			manuf_id = (readarr[0] << 8) | readarr[1];
			model_id = readarr[2];
		} else {
			manuf_id = readarr[0];
			model_id = (readarr[1] << 8) | readarr[2];
		}
82
		printf_debug("%s: id1 0x%x, id2 0x%x\n", __FUNCTION__, manuf_id, model_id);
83 84 85
		if (manuf_id == flash->manufacture_id &&
		    model_id == flash->model_id) {
			/* Print the status register to tell the
86 87
			 * user about possible write protection.
			 */
88
			spi_prettyprint_status_register(flash);
89

90
			return 1;
91
		}
92 93 94 95
		/* Test if this is a pure vendor match. */
		if (manuf_id == flash->manufacture_id &&
		    GENERIC_DEVICE_ID == flash->model_id)
			return 1;
96 97 98 99 100
	}

	return 0;
}

101
uint8_t spi_read_status_register()
102
{
103
	const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = {JEDEC_RDSR};
104 105 106
	unsigned char readarr[1];

	/* Read Status Register */
107
	spi_command(JEDEC_RDSR_OUTSIZE, JEDEC_RDSR_INSIZE, cmd, readarr);
108 109 110
	return readarr[0];
}

111
/* Prettyprint the status register. Common definitions.
112
 */
113
void spi_prettyprint_status_register_common(uint8_t status)
114
{
115
	printf_debug("Chip status register: Bit 5 / Block Protect 3 (BP3) is "
116
		"%sset\n", (status & (1 << 5)) ? "" : "not ");
117
	printf_debug("Chip status register: Bit 4 / Block Protect 2 (BP2) is "
118
		"%sset\n", (status & (1 << 4)) ? "" : "not ");
119
	printf_debug("Chip status register: Bit 3 / Block Protect 1 (BP1) is "
120
		"%sset\n", (status & (1 << 3)) ? "" : "not ");
121
	printf_debug("Chip status register: Bit 2 / Block Protect 0 (BP0) is "
122 123 124
		"%sset\n", (status & (1 << 2)) ? "" : "not ");
	printf_debug("Chip status register: Write Enable Latch (WEL) is "
		"%sset\n", (status & (1 << 1)) ? "" : "not ");
125
	printf_debug("Chip status register: Write In Progress (WIP/BUSY) is "
126 127 128
		"%sset\n", (status & (1 << 0)) ? "" : "not ");
}

129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
/* Prettyprint the status register. Works for
 * ST M25P series
 * MX MX25L series
 */
void spi_prettyprint_status_register_st_m25p(uint8_t status)
{
	printf_debug("Chip status register: Status Register Write Disable "
		"(SRWD) is %sset\n", (status & (1 << 7)) ? "" : "not ");
	printf_debug("Chip status register: Bit 6 is "
		"%sset\n", (status & (1 << 6)) ? "" : "not ");
	spi_prettyprint_status_register_common(status);
}

/* Prettyprint the status register. Works for
 * SST 25VF016
 */
void spi_prettyprint_status_register_sst25vf016(uint8_t status)
{
147
	const char *bpt[] = {
148 149 150 151 152 153
		"none",
		"1F0000H-1FFFFFH",
		"1E0000H-1FFFFFH",
		"1C0000H-1FFFFFH",
		"180000H-1FFFFFH",
		"100000H-1FFFFFH",
154
		"all", "all"
155 156 157 158 159 160 161 162 163 164 165
	};
	printf_debug("Chip status register: Block Protect Write Disable "
		"(BPL) is %sset\n", (status & (1 << 7)) ? "" : "not ");
	printf_debug("Chip status register: Auto Address Increment Programming "
		"(AAI) is %sset\n", (status & (1 << 6)) ? "" : "not ");
	spi_prettyprint_status_register_common(status);
	printf_debug("Resulting block protection : %s\n",
		bpt[(status & 0x1c) >> 2]);
}

void spi_prettyprint_status_register(struct flashchip *flash)
166 167 168
{
	uint8_t status;

169
	status = spi_read_status_register();
170 171 172 173 174
	printf_debug("Chip status register is %02x\n", status);
	switch (flash->manufacture_id) {
	case ST_ID:
	case MX_ID:
		if ((flash->model_id & 0xff00) == 0x2000)
175 176 177 178 179
			spi_prettyprint_status_register_st_m25p(status);
		break;
	case SST_ID:
		if (flash->model_id == SST_25VF016B)
			spi_prettyprint_status_register_sst25vf016(status);
180 181 182 183
		break;
	}
}
	
184
int spi_chip_erase_c7(struct flashchip *flash)
185
{
186
	const unsigned char cmd[JEDEC_CE_C7_OUTSIZE] = {JEDEC_CE_C7};
187
	
188
	spi_disable_blockprotect();
189
	spi_write_enable();
190
	/* Send CE (Chip Erase) */
191
	spi_command(JEDEC_CE_C7_OUTSIZE, JEDEC_CE_C7_INSIZE, cmd, NULL);
192 193 194
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 1-85 s, so wait in 1 s steps.
	 */
195
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
196 197 198 199
		sleep(1);
	return 0;
}

200 201 202 203 204
/* Block size is usually
 * 64k for Macronix
 * 32k for SST
 * 4-32k non-uniform for EON
 */
205
int spi_block_erase_d8(const struct flashchip *flash, unsigned long addr)
206
{
207
	unsigned char cmd[JEDEC_BE_D8_OUTSIZE] = {JEDEC_BE_D8};
208 209 210 211

	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);
212
	spi_write_enable();
213
	/* Send BE (Block Erase) */
214
	spi_command(JEDEC_BE_D8_OUTSIZE, JEDEC_BE_D8_INSIZE, cmd, NULL);
215 216 217
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 100-4000 ms, so wait in 100 ms steps.
	 */
218
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
219 220 221 222 223
		usleep(100 * 1000);
	return 0;
}

/* Sector size is usually 4k, though Macronix eliteflash has 64k */
224
int spi_sector_erase(const struct flashchip *flash, unsigned long addr)
225
{
226
	unsigned char cmd[JEDEC_SE_OUTSIZE] = {JEDEC_SE};
227 228 229 230
	cmd[1] = (addr & 0x00ff0000) >> 16;
	cmd[2] = (addr & 0x0000ff00) >> 8;
	cmd[3] = (addr & 0x000000ff);

231
	spi_write_enable();
232
	/* Send SE (Sector Erase) */
233
	spi_command(JEDEC_SE_OUTSIZE, JEDEC_SE_INSIZE, cmd, NULL);
234 235 236
	/* Wait until the Write-In-Progress bit is cleared.
	 * This usually takes 15-800 ms, so wait in 10 ms steps.
	 */
237
	while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
238 239 240 241
		usleep(10 * 1000);
	return 0;
}

242
void spi_page_program(int block, uint8_t *buf, uint8_t *bios)
243
{
244
	if (it8716f_flashport) {
245
		it8716f_spi_page_program(block, buf, bios);
246 247 248
		return;
	}
	printf_debug("%s called, but no SPI chipset detected\n", __FUNCTION__);
249 250
}

251 252 253 254 255 256
/*
 * This is according the SST25VF016 datasheet, who knows it is more
 * generic that this...
 */
void spi_write_status_register(int status)
{
257
	const unsigned char cmd[JEDEC_WRSR_OUTSIZE] = {JEDEC_WRSR, (unsigned char)status};
258 259

	/* Send WRSR (Write Status Register) */
260
	spi_command(JEDEC_WRSR_OUTSIZE, JEDEC_WRSR_INSIZE, cmd, NULL);
261 262 263 264 265 266 267 268 269 270 271 272
}

void spi_byte_program(int address, uint8_t byte)
{
	const unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE] = {JEDEC_BYTE_PROGRAM,
		(address>>16)&0xff,
		(address>>8)&0xff,
		(address>>0)&0xff,
		byte
	};

	/* Send Byte-Program */
273
	spi_command(JEDEC_BYTE_PROGRAM_OUTSIZE, JEDEC_BYTE_PROGRAM_INSIZE, cmd, NULL);
274 275 276 277 278 279
}

void spi_disable_blockprotect(void)
{
	uint8_t status;

280
	status = spi_read_status_register();
281 282 283
	/* If there is block protection in effect, unprotect it first. */
	if ((status & 0x3c) != 0) {
		printf_debug("Some block protection in effect, disabling\n");
284
		spi_write_enable();
285 286 287 288
		spi_write_status_register(status & ~0x3c);
	}
}

289
void spi_nbyte_read(int address, uint8_t *bytes, int len)
290 291
{
	const unsigned char cmd[JEDEC_READ_OUTSIZE] = {JEDEC_READ,
292 293 294
		(address >> 16) & 0xff,
		(address >> 8) & 0xff,
		(address >> 0) & 0xff,
295 296 297
	};

	/* Send Read */
298
	spi_command(JEDEC_READ_OUTSIZE, len, cmd, bytes);
299 300
}

301
int spi_chip_read(struct flashchip *flash, uint8_t *buf)
302
{
303 304 305 306
	if (it8716f_flashport)
		return it8716f_spi_chip_read(flash, buf);
	printf_debug("%s called, but no SPI chipset detected\n", __FUNCTION__);
	return 1;
307 308
}

309 310 311 312 313 314
int spi_chip_write(struct flashchip *flash, uint8_t *buf)
{
	if (it8716f_flashport)
		return it8716f_spi_chip_write(flash, buf);
	printf_debug("%s called, but no SPI chipset detected\n", __FUNCTION__);
	return 1;
315 316
}