board_enable.c 20.5 KB
Newer Older
1
/*
2
 * This file is part of the flashrom project.
3
 *
4 5
 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
6
 * Copyright (C) 2007-2008 Luc Verhaegen <libv@skynet.be>
7
 * Copyright (C) 2007 Carl-Daniel Hailfinger
8
 *
9 10 11
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
12
 *
13 14 15 16 17 18 19 20
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
21 22 23 24 25 26 27 28 29 30
 */

/*
 * Contains the board specific flash enables.
 */

#include <stdio.h>
#include <pci/pci.h>
#include <stdint.h>
#include <string.h>
31
#include <fcntl.h>
32 33
#include "flash.h"

Luc Verhaegen's avatar
Luc Verhaegen committed
34
/*
Uwe Hermann's avatar
Uwe Hermann committed
35
 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen's avatar
Luc Verhaegen committed
36 37
 */
/* Enter extended functions */
38
static void w836xx_ext_enter(uint16_t port)
39
{
40 41
	OUTB(0x87, port);
	OUTB(0x87, port);
Luc Verhaegen's avatar
Luc Verhaegen committed
42
}
43

Luc Verhaegen's avatar
Luc Verhaegen committed
44
/* Leave extended functions */
45
static void w836xx_ext_leave(uint16_t port)
Luc Verhaegen's avatar
Luc Verhaegen committed
46
{
47
	OUTB(0xAA, port);
Luc Verhaegen's avatar
Luc Verhaegen committed
48 49
}

Uwe Hermann's avatar
Uwe Hermann committed
50
/* General functions for reading/writing Winbond Super I/Os. */
51
static unsigned char wbsio_read(uint16_t index, uint8_t reg)
Luc Verhaegen's avatar
Luc Verhaegen committed
52
{
53 54
	OUTB(reg, index);
	return INB(index + 1);
Luc Verhaegen's avatar
Luc Verhaegen committed
55 56
}

57
static void wbsio_write(uint16_t index, uint8_t reg, uint8_t data)
Luc Verhaegen's avatar
Luc Verhaegen committed
58
{
59 60
	OUTB(reg, index);
	OUTB(data, index + 1);
Luc Verhaegen's avatar
Luc Verhaegen committed
61 62
}

63
static void wbsio_mask(uint16_t index, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen's avatar
Luc Verhaegen committed
64
{
65
	uint8_t tmp;
Luc Verhaegen's avatar
Luc Verhaegen committed
66

67 68 69
	OUTB(reg, index);
	tmp = INB(index + 1) & ~mask;
	OUTB(tmp | (data & mask), index + 1);
70 71
}

Uwe Hermann's avatar
Uwe Hermann committed
72 73
/**
 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen's avatar
Luc Verhaegen committed
74 75
 *
 * Suited for:
Uwe Hermann's avatar
Uwe Hermann committed
76 77
 *  - Agami Aruma
 *  - IWILL DK8-HTX
78
 */
79
static int w83627hf_gpio24_raise(uint16_t index, const char *name)
80
{
81
	w836xx_ext_enter(index);
Luc Verhaegen's avatar
Luc Verhaegen committed
82

83 84
	/* Is this the W83627HF? */
	if (wbsio_read(index, 0x20) != 0x52) {	/* Super I/O device ID reg. */
Luc Verhaegen's avatar
Luc Verhaegen committed
85
		fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
86 87
			name, wbsio_read(index, 0x20));
		w836xx_ext_leave(index);
88 89 90
		return -1;
	}

Luc Verhaegen's avatar
Luc Verhaegen committed
91
	/* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
92
	wbsio_mask(index, 0x2B, 0x10, 0x10);
Luc Verhaegen's avatar
Luc Verhaegen committed
93

94 95
	/* Select logical device 8: GPIO port 2 */
	wbsio_write(index, 0x07, 0x08);
96

97 98 99 100
	wbsio_mask(index, 0x30, 0x01, 0x01);	/* Activate logical device. */
	wbsio_mask(index, 0xF0, 0x00, 0x10);	/* GPIO24 -> output */
	wbsio_mask(index, 0xF2, 0x00, 0x10);	/* Clear GPIO24 inversion */
	wbsio_mask(index, 0xF1, 0x10, 0x10);	/* Raise GPIO24 */
101

102
	w836xx_ext_leave(index);
103 104 105 106

	return 0;
}

107 108
static int w83627hf_gpio24_raise_2e(const char *name)
{
109
	/* TODO: Typo? Shouldn't this be 0x2e? */
110 111 112 113 114 115 116
	return w83627hf_gpio24_raise(0x2d, name);
}

/**
 * Winbond W83627THF: GPIO 4, bit 4
 *
 * Suited for:
117
 *  - MSI K8T Neo2-F
118 119 120 121 122
 *  - MSI K8N-NEO3
 */
static int w83627thf_gpio4_4_raise(uint16_t index, const char *name)
{
	w836xx_ext_enter(index);
123 124 125

	/* Is this the W83627THF? */
	if (wbsio_read(index, 0x20) != 0x82) {	/* Super I/O device ID reg. */
126 127 128 129 130 131 132 133
		fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
			name, wbsio_read(index, 0x20));
		w836xx_ext_leave(index);
		return -1;
	}

	/* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */

134 135 136 137 138
	wbsio_write(index, 0x07, 0x09);      /* Select LDN 9: GPIO port 4 */
	wbsio_mask(index, 0x30, 0x02, 0x02); /* Activate logical device. */
	wbsio_mask(index, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
	wbsio_mask(index, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
	wbsio_mask(index, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
139 140 141 142 143 144

	w836xx_ext_leave(index);

	return 0;
}

145 146 147 148 149
static int w83627thf_gpio4_4_raise_2e(const char *name)
{
	return w83627thf_gpio4_4_raise(0x2e, name);
}

150 151
static int w83627thf_gpio4_4_raise_4e(const char *name)
{
152
	return w83627thf_gpio4_4_raise(0x4e, name);
153
}
154

Uwe Hermann's avatar
Uwe Hermann committed
155
/**
156 157
 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
 *
Stefan Reinauer's avatar
Stefan Reinauer committed
158
 * We don't need to do this when using coreboot, GPIO15 is never lowered there.
159
 */
Luc Verhaegen's avatar
Luc Verhaegen committed
160
static int board_via_epia_m(const char *name)
161
{
162
	struct pci_dev *dev;
163
	uint16_t base;
164 165 166 167
	uint8_t val;

	dev = pci_dev_find(0x1106, 0x3177);	/* VT8235 ISA bridge */
	if (!dev) {
168
		fprintf(stderr, "\nERROR: VT8235 ISA bridge not found.\n");
169 170 171 172 173 174 175 176 177 178 179
		return -1;
	}

	/* GPIO12-15 -> output */
	val = pci_read_byte(dev, 0xE4);
	val |= 0x10;
	pci_write_byte(dev, 0xE4, val);

	/* Get Power Management IO address. */
	base = pci_read_word(dev, 0x88) & 0xFF80;

180
	/* Enable GPIO15 which is connected to write protect. */
181
	val = INB(base + 0x4D);
182
	val |= 0x80;
183
	OUTB(val, base + 0x4D);
184 185

	return 0;
186 187
}

Uwe Hermann's avatar
Uwe Hermann committed
188
/**
189
 * Suited for:
Uwe Hermann's avatar
Uwe Hermann committed
190 191
 *   - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
 *   - Tyan Tomcat K7M: AMD Geode NX + VIA KM400 + VT8237.
192
 */
Luc Verhaegen's avatar
Luc Verhaegen committed
193
static int board_asus_a7v8x_mx(const char *name)
194
{
195 196
	struct pci_dev *dev;
	uint8_t val;
197

198
	dev = pci_dev_find(0x1106, 0x3177);	/* VT8235 ISA bridge */
199 200
	if (!dev)
		dev = pci_dev_find(0x1106, 0x3227);	/* VT8237 ISA bridge */
201
	if (!dev) {
202
		fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
203 204
		return -1;
	}
205

206
	/* This bit is marked reserved actually. */
207 208 209
	val = pci_read_byte(dev, 0x59);
	val &= 0x7F;
	pci_write_byte(dev, 0x59, val);
210

211
	/* Raise ROM MEMW# line on Winbond W83697 Super I/O. */
212
	w836xx_ext_enter(0x2E);
Luc Verhaegen's avatar
Luc Verhaegen committed
213

214 215
	if (!(wbsio_read(0x2E, 0x24) & 0x02))	/* Flash ROM enabled? */
		wbsio_mask(0x2E, 0x24, 0x08, 0x08);	/* Enable MEMW#. */
Luc Verhaegen's avatar
Luc Verhaegen committed
216

217
	w836xx_ext_leave(0x2E);
218

219
	return 0;
220 221
}

222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
/**
 * Suited for VIAs EPIA SP.
 */
static int board_via_epia_sp(const char *name)
{
	struct pci_dev *dev;
	uint8_t val;

	dev = pci_dev_find(0x1106, 0x3227);	/* VT8237R ISA bridge */
	if (!dev) {
		fprintf(stderr, "\nERROR: VT8237R ISA bridge not found.\n");
		return -1;
	}

	/* All memory cycles, not just ROM ones, go to LPC */
	val = pci_read_byte(dev, 0x59);
	val &= ~0x80;
	pci_write_byte(dev, 0x59, val);

	return 0;
}

Uwe Hermann's avatar
Uwe Hermann committed
244
/**
245 246 247 248 249 250 251 252 253 254 255 256 257
 * Suited for ASUS P5A.
 *
 * This is rather nasty code, but there's no way to do this cleanly.
 * We're basically talking to some unknown device on SMBus, my guess
 * is that it is the Winbond W83781D that lives near the DIP BIOS.
 */
static int board_asus_p5a(const char *name)
{
	uint8_t tmp;
	int i;

#define ASUSP5A_LOOP 5000

258 259
	OUTB(0x00, 0xE807);
	OUTB(0xEF, 0xE803);
260

261
	OUTB(0xFF, 0xE800);
262 263

	for (i = 0; i < ASUSP5A_LOOP; i++) {
264 265
		OUTB(0xE1, 0xFF);
		if (INB(0xE800) & 0x04)
266 267 268 269 270 271 272 273
			break;
	}

	if (i == ASUSP5A_LOOP) {
		printf("%s: Unable to contact device.\n", name);
		return -1;
	}

274 275
	OUTB(0x20, 0xE801);
	OUTB(0x20, 0xE1);
276

277
	OUTB(0xFF, 0xE802);
278 279

	for (i = 0; i < ASUSP5A_LOOP; i++) {
280
		tmp = INB(0xE800);
281 282 283 284 285 286 287 288 289
		if (tmp & 0x70)
			break;
	}

	if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
		printf("%s: failed to read device.\n", name);
		return -1;
	}

290
	tmp = INB(0xE804);
291 292
	tmp &= ~0x02;

293 294
	OUTB(0x00, 0xE807);
	OUTB(0xEE, 0xE803);
295

296
	OUTB(tmp, 0xE804);
297

298 299
	OUTB(0xFF, 0xE800);
	OUTB(0xE1, 0xFF);
300

301 302
	OUTB(0x20, 0xE801);
	OUTB(0x20, 0xE1);
303

304
	OUTB(0xFF, 0xE802);
305 306

	for (i = 0; i < ASUSP5A_LOOP; i++) {
307
		tmp = INB(0xE800);
308 309 310 311 312 313 314 315 316 317 318 319
		if (tmp & 0x70)
			break;
	}

	if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
		printf("%s: failed to write to device.\n", name);
		return -1;
	}

	return 0;
}

320 321 322 323
static int board_ibm_x3455(const char *name)
{
	uint8_t byte;

324
	/* Set GPIO lines in the Broadcom HT-1000 southbridge. */
325 326 327
	OUTB(0x45, 0xcd6);
	byte = INB(0xcd7);
	OUTB(byte | 0x20, 0xcd7);
328 329 330 331

	return 0;
}

332 333 334 335 336 337 338 339
/**
 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
 */
static int board_epox_ep_bx3(const char *name)
{
	uint8_t tmp;

	/* Raise GPIO22. */
340 341
	tmp = INB(0x4036);
	OUTB(tmp, 0xEB);
342 343 344

	tmp |= 0x40;

345 346
	OUTB(tmp, 0x4036);
	OUTB(tmp, 0xEB);
347 348 349 350

	return 0;
}

351
/**
352
 * Suited for Acorp 6A815EPD.
353 354 355 356 357 358 359
 */
static int board_acorp_6a815epd(const char *name)
{
	struct pci_dev *dev;
	uint16_t port;
	uint8_t val;

360
	dev = pci_dev_find(0x8086, 0x2440);	/* Intel ICH2 LPC */
361 362 363 364 365 366
	if (!dev) {
		fprintf(stderr, "\nERROR: ICH2 LPC bridge not found.\n");
		return -1;
	}

	/* Use GPIOBASE register to find where the GPIO is mapped. */
367
	port = (pci_read_word(dev, 0x58) & 0xFFC0) + 0xE;
368

369
	val = INB(port);
370 371
	val |= 0x80;		/* Top Block Lock -- pin 8 of PLCC32 */
	val |= 0x40;		/* Lower Blocks Lock -- pin 7 of PLCC32 */
372
	OUTB(val, port);
373 374 375 376

	return 0;
}

377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407
/**
 * Suited for Artec Group DBE61 and DBE62.
 */
static int board_artecgroup_dbe6x(const char *name)
{
#define DBE6x_MSR_DIVIL_BALL_OPTS	0x51400015
#define DBE6x_PRI_BOOT_LOC_SHIFT	(2)
#define DBE6x_BOOT_OP_LATCHED_SHIFT	(8)
#define DBE6x_SEC_BOOT_LOC_SHIFT	(10)
#define DBE6x_PRI_BOOT_LOC		(3 << DBE6x_PRI_BOOT_LOC_SHIFT)
#define DBE6x_BOOT_OP_LATCHED		(3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
#define DBE6x_SEC_BOOT_LOC		(3 << DBE6x_SEC_BOOT_LOC_SHIFT)
#define DBE6x_BOOT_LOC_FLASH		(2)
#define DBE6x_BOOT_LOC_FWHUB		(3)

	unsigned long msr[2];
	int msr_fd;
	unsigned long boot_loc;

	msr_fd = open("/dev/cpu/0/msr", O_RDWR);
	if (msr_fd == -1) {
		perror("open /dev/cpu/0/msr");
		return -1;
	}

	if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
		perror("lseek");
		close(msr_fd);
		return -1;
	}

408
	if (read(msr_fd, (void *)msr, 8) != 8) {
409 410 411 412 413 414 415 416 417 418 419 420 421
		perror("read");
		close(msr_fd);
		return -1;
	}

	if ((msr[0] & (DBE6x_BOOT_OP_LATCHED)) ==
	    (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
		boot_loc = DBE6x_BOOT_LOC_FWHUB;
	else
		boot_loc = DBE6x_BOOT_LOC_FLASH;

	msr[0] &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
	msr[0] |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
422
		   (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
423 424 425 426 427 428 429

	if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
		perror("lseek");
		close(msr_fd);
		return -1;
	}

430
	if (write(msr_fd, (void *)msr, 8) != 8) {
431 432 433 434 435 436 437 438 439
		perror("write");
		close(msr_fd);
		return -1;
	}

	close(msr_fd);
	return 0;
}

440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
/**
 * Set the specified GPIO on the specified ICHx southbridge to high.
 *
 * @param name The name of this board.
 * @param ich_vendor PCI vendor ID of the specified ICHx southbridge.
 * @param ich_device PCI device ID of the specified ICHx southbridge.
 * @param gpiobase_reg GPIOBASE register offset in the LPC bridge.
 * @param gp_lvl Offset of GP_LVL register in I/O space, relative to GPIOBASE.
 * @param gp_lvl_bitmask GP_LVL bitmask (set GPIO bits to 1, all others to 0).
 * @param gpio_bit The bit (GPIO) which shall be set to high.
 * @return If the write-enable was successful return 0, otherwise return -1.
 */
static int ich_gpio_raise(const char *name, uint16_t ich_vendor,
			  uint16_t ich_device, uint8_t gpiobase_reg,
			  uint8_t gp_lvl, uint32_t gp_lvl_bitmask,
			  unsigned int gpio_bit)
{
	struct pci_dev *dev;
	uint16_t gpiobar;
	uint32_t reg32;

461
	dev = pci_dev_find(ich_vendor, ich_device);	/* Intel ICHx LPC */
462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
	if (!dev) {
		fprintf(stderr, "\nERROR: ICHx LPC dev %4x:%4x not found.\n",
			ich_vendor, ich_device);
		return -1;
	}

	/* Use GPIOBASE register to find the I/O space for GPIO. */
	gpiobar = pci_read_word(dev, gpiobase_reg) & gp_lvl_bitmask;

	/* Set specified GPIO to high. */
	reg32 = INL(gpiobar + gp_lvl);
	reg32 |= (1 << gpio_bit);
	OUTL(reg32, gpiobar + gp_lvl);

	return 0;
}

/**
 * Suited for ASUS P4B266.
 */
static int ich2_gpio22_raise(const char *name)
{
	return ich_gpio_raise(name, 0x8086, 0x2440, 0x58, 0x0c, 0xffc0, 22);
}

487 488 489 490 491 492 493 494
static int board_kontron_986lcd_m(const char *name)
{
	struct pci_dev *dev;
	uint16_t gpiobar;
	uint32_t val;

#define ICH7_GPIO_LVL2 0x38

495
	dev = pci_dev_find(0x8086, 0x27b8);	/* Intel ICH7 LPC */
496 497 498 499 500 501 502 503 504
	if (!dev) {
		// This will never happen on this board
		fprintf(stderr, "\nERROR: ICH7 LPC bridge not found.\n");
		return -1;
	}

	/* Use GPIOBASE register to find where the GPIO is mapped. */
	gpiobar = pci_read_word(dev, 0x48) & 0xfffc;

505
	val = INL(gpiobar + ICH7_GPIO_LVL2);	/* GP_LVL2 */
506 507 508 509 510 511 512 513 514 515 516 517
	printf_debug("\nGPIOBAR=0x%04x GP_LVL: 0x%08x\n", gpiobar, val);

	/* bit 2 (0x04) = 0 #TBL --> bootblock locking = 1
	 * bit 2 (0x04) = 1 #TBL --> bootblock locking = 0
	 * bit 3 (0x08) = 0 #WP --> block locking = 1
	 * bit 3 (0x08) = 1 #WP --> block locking = 0
	 *
	 * To enable full block locking, you would do:
	 *     val &= ~ ((1 << 2) | (1 << 3));
	 */
	val |= (1 << 2) | (1 << 3);

518
	OUTL(val, gpiobar + ICH7_GPIO_LVL2);
519 520 521 522

	return 0;
}

523 524 525
/**
 * Suited for:
 *   - BioStar P4M80-M4: Intel P4 + VIA P4M800 + VT8237
526
 *   - GIGABYTE GA-7VT600: AMD K7 + VIA KT600 + VT8237
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
 */
static int board_biostar_p4m80_m4(const char *name)
{
	/* enter IT87xx conf mode */
	OUTB(0x87, 0x2e);
	OUTB(0x01, 0x2e);
	OUTB(0x55, 0x2e);
	OUTB(0x55, 0x2e);

	/* select right flash chip */
	wbsio_mask(0x2e, 0x22, 0x80, 0x80);

	/* bit 3: flash chip write enable
	 * bit 7: map flash chip at 1MB-128K (why though? ignoring this.)
	 */
	wbsio_mask(0x2e, 0x24, 0x04, 0x04);

	/* exit IT87xx conf mode */
	wbsio_write(0x2, 0x2e, 0x2);

	return 0;
}

Sean Nelson's avatar
Sean Nelson committed
550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
/**
 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
 *
 * Suited for:
 *   - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
 *   - MSI KT3 Ultra2: AMD K7 + VIA KT333 + VT8235
 */
static int board_msi_kt4v(const char *name)
{
	struct pci_dev *dev;
	uint8_t val;
	uint32_t val2;
	uint16_t port;

	dev = pci_dev_find(0x1106, 0x3177);	/* VT8235 ISA bridge */
	if (!dev) {
		fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
		return -1;
	}

	val = pci_read_byte(dev, 0x59);
	val &= 0x0c;
	pci_write_byte(dev, 0x59, val);

	/* We need the I/O Base Address for this board's flash enable. */
	port = pci_read_word(dev, 0x88) & 0xff80;

	/* Starting at 'I/O Base + 0x4c' is the GPO Port Output Value.
	 * We must assert GPO12 for our enable, which is in 0x4d.
	 */
	val2 = INB(port + 0x4d);
	val2 |= 0x10;
	OUTB(val2, port + 0x4d);

	/* Raise ROM MEMW# line on Winbond W83697 Super I/O. */
	w836xx_ext_enter(0x2e);
	if (!(wbsio_read(0x2e, 0x24) & 0x02)) {	/* Flash ROM enabled? */
		/* Enable MEMW# and set ROM size select to max. (4M). */
		wbsio_mask(0x2e, 0x24, 0x28, 0x28);
	}
	w836xx_ext_leave(0x2e);

	return 0;
}

Uwe Hermann's avatar
Uwe Hermann committed
595 596 597 598 599
/**
 * We use 2 sets of IDs here, you're free to choose which is which. This
 * is to provide a very high degree of certainty when matching a board on
 * the basis of subsystem/card IDs. As not every vendor handles
 * subsystem/card IDs in a sane manner.
600
 *
Uwe Hermann's avatar
Uwe Hermann committed
601
 * Keep the second set NULLed if it should be ignored.
602 603
 *
 * Keep the subsystem IDs NULLed if they don't identify the board fully.
604 605
 */
struct board_pciid_enable {
606
	/* Any device, but make it sensible, like the ISA bridge. */
607 608 609 610
	uint16_t first_vendor;
	uint16_t first_device;
	uint16_t first_card_vendor;
	uint16_t first_card_device;
611

612
	/* Any device, but make it sensible, like 
613
	 * the host bridge. May be NULL.
614
	 */
615 616 617 618
	uint16_t second_vendor;
	uint16_t second_device;
	uint16_t second_card_vendor;
	uint16_t second_card_device;
619

Stefan Reinauer's avatar
Stefan Reinauer committed
620
	/* The vendor / part name from the coreboot table. */
621 622
	const char *lb_vendor;
	const char *lb_part;
623

624
	const char *name;
625
	int (*enable) (const char *name);
626 627 628
};

struct board_pciid_enable board_pciid_enables[] = {
Sean Nelson's avatar
Sean Nelson committed
629 630
	{0x1106, 0x0571, 0x1462, 0x7120, 0x0000, 0x0000, 0x0000, 0x0000,
	 "msi", "kt4v", "MSI KT4V", board_msi_kt4v},
631 632
	{0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028,
	 NULL, NULL, "ASUS P4B266", ich2_gpio22_raise},
633
	{0x10de, 0x0360, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
634
	 "gigabyte", "m57sli", "GIGABYTE GA-M57SLI-S4", it87xx_probe_spi_flash},
635
	{0x10de, 0x03e0, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
636
	 "gigabyte", "m61p", "GIGABYTE GA-M61P-S3", it87xx_probe_spi_flash},
637 638
	{0x1039, 0x0761, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
	 "gigabyte", "2761gxdk", "GIGABYTE GA-2761GXDK", it87xx_probe_spi_flash},
639
	{0x1022, 0x7468, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
640 641 642
	 "iwill", "dk8_htx", "IWILL DK8-HTX", w83627hf_gpio24_raise_2e},
	{0x10de, 0x005e, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
	 "msi", "k8n-neo3", "MSI K8N Neo3", w83627thf_gpio4_4_raise_4e},
643
	{0x1022, 0x746B, 0x1022, 0x36C0, 0x0000, 0x0000, 0x0000, 0x0000,
644
	 "AGAMI", "ARUMA", "agami Aruma", w83627hf_gpio24_raise_2e},
645 646 647 648
	{0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01,
	 NULL, NULL, "VIA EPIA M/MII/...", board_via_epia_m},
	{0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118,
	 NULL, NULL, "ASUS A7V8-MX SE", board_asus_a7v8x_mx},
649 650
	{0x1106, 0x3227, 0x1106, 0xAA01, 0x1106, 0x0259, 0x1106, 0xAA01,
	 NULL, NULL, "VIA EPIA SP", board_via_epia_sp},
Peter Stuge's avatar
Peter Stuge committed
651 652
	{0x1106, 0x0314, 0x1106, 0xaa08, 0x1106, 0x3227, 0x1106, 0xAA08,
	 NULL, NULL, "VIA EPIA-CN", board_via_epia_sp},
653 654
	{0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498,
	 NULL, NULL, "Tyan Tomcat K7M", board_asus_a7v8x_mx},
655 656
	{0x10B9, 0x1541, 0x0000, 0x0000, 0x10B9, 0x1533, 0x0000, 0x0000,
	 "asus", "p5a", "ASUS P5A", board_asus_p5a},
657 658
	{0x1166, 0x0205, 0x1014, 0x0347, 0x0000, 0x0000, 0x0000, 0x0000,
	 "ibm", "x3455", "IBM x3455", board_ibm_x3455},
659 660
	{0x8086, 0x7110, 0x0000, 0x0000, 0x8086, 0x7190, 0x0000, 0x0000,
	 "epox", "ep-bx3", "EPoX EP-BX3", board_epox_ep_bx3},
661 662
	{0x8086, 0x1130, 0x0000, 0x0000, 0x105a, 0x0d30, 0x105a, 0x4d33,
	 "acorp", "6a815epd", "Acorp 6A815EPD", board_acorp_6a815epd},
663 664 665 666
	{0x1022, 0x2090, 0x0000, 0x0000, 0x1022, 0x2080, 0x0000, 0x0000,
	 "artecgroup", "dbe61", "Artec Group DBE61", board_artecgroup_dbe6x},
	{0x1022, 0x2090, 0x0000, 0x0000, 0x1022, 0x2080, 0x0000, 0x0000,
	 "artecgroup", "dbe62", "Artec Group DBE62", board_artecgroup_dbe6x},
667 668 669 670 671 672
	{0x8086, 0x27b8, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
	 "kontron", "986lcd-m", "Kontron 986LCD-M", board_kontron_986lcd_m},
	{0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202,
	 NULL, NULL, "BioStar P4M80-M4", board_biostar_p4m80_m4},
	{0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000,
	 NULL, NULL, "GIGABYTE GA-7VT600", board_biostar_p4m80_m4},
673 674
	{0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c,
	 NULL, NULL, "MSI K8T Neo2", w83627thf_gpio4_4_raise_2e},
675
	{0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL}	/* Keep this */
676 677
};

678 679 680 681 682 683
void print_supported_boards(void)
{
	int i;

	printf("\nSupported mainboards (this list is not exhaustive!):\n\n");

684 685 686 687 688 689 690 691 692 693
	for (i = 0; board_pciid_enables[i].name != NULL; i++) {
		if (board_pciid_enables[i].lb_vendor != NULL) {
			printf("%s (-m %s:%s)\n", board_pciid_enables[i].name,
			       board_pciid_enables[i].lb_vendor,
			       board_pciid_enables[i].lb_part);
		} else {
			printf("%s (autodetected)\n",
			       board_pciid_enables[i].name);
		}
	}
694 695 696 697

	printf("\nSee also: http://coreboot.org/Flashrom\n");
}

Uwe Hermann's avatar
Uwe Hermann committed
698
/**
Stefan Reinauer's avatar
Stefan Reinauer committed
699
 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermann's avatar
Uwe Hermann committed
700
 * Require main PCI IDs to match too as extra safety.
701
 */
702 703
static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
							    const char *part)
704
{
705
	struct board_pciid_enable *board = board_pciid_enables;
706
	struct board_pciid_enable *partmatch = NULL;
707

708
	for (; board->name; board++) {
709 710
		if (vendor && (!board->lb_vendor
			       || strcasecmp(board->lb_vendor, vendor)))
711
			continue;
712

713
		if (!board->lb_part || strcasecmp(board->lb_part, part))
714
			continue;
715

716 717
		if (!pci_dev_find(board->first_vendor, board->first_device))
			continue;
718

719
		if (board->second_vendor &&
720
		    !pci_dev_find(board->second_vendor, board->second_device))
721
			continue;
722 723 724 725 726 727 728 729

		if (vendor)
			return board;

		if (partmatch) {
			/* a second entry has a matching part name */
			printf("AMBIGUOUS BOARD NAME: %s\n", part);
			printf("At least vendors '%s' and '%s' match.\n",
730
			       partmatch->lb_vendor, board->lb_vendor);
731 732 733 734
			printf("Please use the full -m vendor:part syntax.\n");
			return NULL;
		}
		partmatch = board;
735
	}
736

737 738 739
	if (partmatch)
		return partmatch;

740
	printf("\nUnknown vendor:board from coreboot table or -m option: %s:%s\n\n", vendor, part);
741
	return NULL;
742 743
}

Uwe Hermann's avatar
Uwe Hermann committed
744 745 746
/**
 * Match boards on PCI IDs and subsystem IDs.
 * Second set of IDs can be main only or missing completely.
747 748 749
 */
static struct board_pciid_enable *board_match_pci_card_ids(void)
{
750 751 752 753 754 755 756
	struct board_pciid_enable *board = board_pciid_enables;

	for (; board->name; board++) {
		if (!board->first_card_vendor || !board->first_card_device)
			continue;

		if (!pci_card_find(board->first_vendor, board->first_device,
757 758
				   board->first_card_vendor,
				   board->first_card_device))
759 760 761 762 763
			continue;

		if (board->second_vendor) {
			if (board->second_card_vendor) {
				if (!pci_card_find(board->second_vendor,
764 765 766
						   board->second_device,
						   board->second_card_vendor,
						   board->second_card_device))
767 768 769
					continue;
			} else {
				if (!pci_dev_find(board->second_vendor,
770
						  board->second_device))
771 772 773 774 775 776 777 778
					continue;
			}
		}

		return board;
	}

	return NULL;
779 780
}

781
int board_flash_enable(const char *vendor, const char *part)
782
{
783 784
	struct board_pciid_enable *board = NULL;
	int ret = 0;
785

786
	if (part)
Stefan Reinauer's avatar
Stefan Reinauer committed
787
		board = board_match_coreboot_name(vendor, part);
788

789 790
	if (!board)
		board = board_match_pci_card_ids();
791

792
	if (board) {
Uwe Hermann's avatar
Uwe Hermann committed
793
		printf("Found board \"%s\", enabling flash write... ",
794
		       board->name);
795

796 797
		ret = board->enable(board->name);
		if (ret)
798
			printf("FAILED!\n");
799 800 801
		else
			printf("OK.\n");
	}
802

803
	return ret;
804
}