Actually release SPI SS when requested by external control logic

parent 2287d1b7
...@@ -53,7 +53,7 @@ module spi_master_interface( ...@@ -53,7 +53,7 @@ module spi_master_interface(
transfer_state <= 1; transfer_state <= 1;
end else begin end else begin
if (!hold_ss_active_reg) begin if (!hold_ss_active_reg) begin
ss_state_at_idle <= 1'b0; ss_state_at_idle <= 1'b1;
end end
transfer_state <= 0; transfer_state <= 0;
end end
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment