Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
litex-boards
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
1
Merge Requests
1
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
Kestrel Collaboration
Kestrel LiteX
litex-boards
Commits
c3ea04b6
Commit
c3ea04b6
authored
Oct 12, 2020
by
Florent Kermarrec
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
targets/s7/us: update sdram (manual cmd_latency no longer needed).
parent
ddf7038c
Changes
10
Hide whitespace changes
Inline
Side-by-side
Showing
10 changed files
with
9 additions
and
19 deletions
+9
-19
litex_boards/targets/alveo_u250.py
litex_boards/targets/alveo_u250.py
+0
-1
litex_boards/targets/genesys2.py
litex_boards/targets/genesys2.py
+1
-2
litex_boards/targets/kc705.py
litex_boards/targets/kc705.py
+1
-2
litex_boards/targets/kcu105.py
litex_boards/targets/kcu105.py
+1
-2
litex_boards/targets/kx2.py
litex_boards/targets/kx2.py
+1
-2
litex_boards/targets/mercury_xu5.py
litex_boards/targets/mercury_xu5.py
+1
-2
litex_boards/targets/vc707.py
litex_boards/targets/vc707.py
+1
-2
litex_boards/targets/vcu118.py
litex_boards/targets/vcu118.py
+1
-2
litex_boards/targets/xcu1525.py
litex_boards/targets/xcu1525.py
+1
-2
litex_boards/targets/zcu104.py
litex_boards/targets/zcu104.py
+1
-2
No files found.
litex_boards/targets/alveo_u250.py
View file @
c3ea04b6
...
...
@@ -78,7 +78,6 @@ class BaseSoC(SoCCore):
memtype
=
"DDR4"
,
sys_clk_freq
=
sys_clk_freq
,
iodelay_clk_freq
=
500e6
,
cmd_latency
=
1
,
is_rdimm
=
True
)
self
.
add_csr
(
"ddrphy"
)
self
.
add_sdram
(
"sdram"
,
...
...
litex_boards/targets/genesys2.py
View file @
c3ea04b6
...
...
@@ -63,8 +63,7 @@ class BaseSoC(SoCCore):
self
.
submodules
.
ddrphy
=
s7ddrphy
.
K7DDRPHY
(
platform
.
request
(
"ddram"
),
memtype
=
"DDR3"
,
nphases
=
4
,
sys_clk_freq
=
sys_clk_freq
,
cmd_latency
=
1
)
sys_clk_freq
=
sys_clk_freq
)
self
.
add_csr
(
"ddrphy"
)
self
.
add_sdram
(
"sdram"
,
phy
=
self
.
ddrphy
,
...
...
litex_boards/targets/kc705.py
View file @
c3ea04b6
...
...
@@ -65,8 +65,7 @@ class BaseSoC(SoCCore):
self
.
submodules
.
ddrphy
=
s7ddrphy
.
K7DDRPHY
(
platform
.
request
(
"ddram"
),
memtype
=
"DDR3"
,
nphases
=
4
,
sys_clk_freq
=
sys_clk_freq
,
cmd_latency
=
1
)
sys_clk_freq
=
sys_clk_freq
)
self
.
add_csr
(
"ddrphy"
)
self
.
add_sdram
(
"sdram"
,
phy
=
self
.
ddrphy
,
...
...
litex_boards/targets/kcu105.py
View file @
c3ea04b6
...
...
@@ -74,8 +74,7 @@ class BaseSoC(SoCCore):
self
.
submodules
.
ddrphy
=
usddrphy
.
USDDRPHY
(
platform
.
request
(
"ddram"
),
memtype
=
"DDR4"
,
sys_clk_freq
=
sys_clk_freq
,
iodelay_clk_freq
=
200e6
,
cmd_latency
=
1
)
iodelay_clk_freq
=
200e6
)
self
.
add_csr
(
"ddrphy"
)
self
.
add_sdram
(
"sdram"
,
phy
=
self
.
ddrphy
,
...
...
litex_boards/targets/kx2.py
View file @
c3ea04b6
...
...
@@ -62,8 +62,7 @@ class BaseSoC(SoCCore):
self
.
submodules
.
ddrphy
=
s7ddrphy
.
K7DDRPHY
(
platform
.
request
(
"ddram"
),
memtype
=
"DDR3"
,
nphases
=
4
,
sys_clk_freq
=
sys_clk_freq
,
cmd_latency
=
1
)
sys_clk_freq
=
sys_clk_freq
)
self
.
add_csr
(
"ddrphy"
)
self
.
add_sdram
(
"sdram"
,
phy
=
self
.
ddrphy
,
...
...
litex_boards/targets/mercury_xu5.py
View file @
c3ea04b6
...
...
@@ -71,8 +71,7 @@ class BaseSoC(SoCCore):
self
.
submodules
.
ddrphy
=
usddrphy
.
USPDDRPHY
(
platform
.
request
(
"ddram"
),
memtype
=
"DDR4"
,
sys_clk_freq
=
sys_clk_freq
,
iodelay_clk_freq
=
500e6
,
cmd_latency
=
1
)
iodelay_clk_freq
=
500e6
)
self
.
add_csr
(
"ddrphy"
)
self
.
add_sdram
(
"sdram"
,
phy
=
self
.
ddrphy
,
...
...
litex_boards/targets/vc707.py
View file @
c3ea04b6
...
...
@@ -60,8 +60,7 @@ class BaseSoC(SoCCore):
self
.
submodules
.
ddrphy
=
s7ddrphy
.
V7DDRPHY
(
platform
.
request
(
"ddram"
),
memtype
=
"DDR3"
,
nphases
=
4
,
sys_clk_freq
=
sys_clk_freq
,
cmd_latency
=
1
)
sys_clk_freq
=
sys_clk_freq
)
self
.
add_csr
(
"ddrphy"
)
self
.
add_sdram
(
"sdram"
,
phy
=
self
.
ddrphy
,
...
...
litex_boards/targets/vcu118.py
View file @
c3ea04b6
...
...
@@ -71,8 +71,7 @@ class BaseSoC(SoCCore):
self
.
submodules
.
ddrphy
=
usddrphy
.
USPDDRPHY
(
platform
.
request
(
"ddram"
),
memtype
=
"DDR4"
,
sys_clk_freq
=
sys_clk_freq
,
iodelay_clk_freq
=
500e6
,
cmd_latency
=
1
)
iodelay_clk_freq
=
500e6
)
self
.
add_csr
(
"ddrphy"
)
self
.
add_sdram
(
"sdram"
,
phy
=
self
.
ddrphy
,
...
...
litex_boards/targets/xcu1525.py
View file @
c3ea04b6
...
...
@@ -76,8 +76,7 @@ class BaseSoC(SoCCore):
pads
=
platform
.
request
(
"ddram"
,
ddram_channel
),
memtype
=
"DDR4"
,
sys_clk_freq
=
sys_clk_freq
,
iodelay_clk_freq
=
500e6
,
cmd_latency
=
1
)
iodelay_clk_freq
=
500e6
)
self
.
add_csr
(
"ddrphy"
)
self
.
add_sdram
(
"sdram"
,
phy
=
self
.
ddrphy
,
...
...
litex_boards/targets/zcu104.py
View file @
c3ea04b6
...
...
@@ -71,8 +71,7 @@ class BaseSoC(SoCCore):
self
.
submodules
.
ddrphy
=
usddrphy
.
USPDDRPHY
(
platform
.
request
(
"ddram"
),
memtype
=
"DDR4"
,
sys_clk_freq
=
sys_clk_freq
,
iodelay_clk_freq
=
500e6
,
cmd_latency
=
1
)
iodelay_clk_freq
=
500e6
)
self
.
add_csr
(
"ddrphy"
)
self
.
add_sdram
(
"sdram"
,
phy
=
self
.
ddrphy
,
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment